Patents Assigned to Pulsecore Semiconductor Corp.
  • Patent number: 7676012
    Abstract: A controllable delay clock buffer that provides spread spectrum modulation of the output signals with zero cycle slip includes a PLL having a PLL loop filter that comprises an RC network. A clock signal is input to the PLL, and a SS modulation frequency is injected into the capacitor of the PLL loop filter. The SS signal is provided by a secondary charge pump that produces a programmable waveform such as a square wave or a stair case square wave current signal. The programmable waveform is integrated by the loop filter capacitor to form a corresponding triangular or trigonal waveform which varies the input to the VCO of the PLL to define a frequency modulation profile that has a corresponding triangular or trigonal envelope. The bandpass profile of the SS modulation signal is at a higher frequency range than the lowpass profile of the PLL, so that the SS waveform profile is not distorted or cancelled by the PLL.
    Type: Grant
    Filed: April 22, 2004
    Date of Patent: March 9, 2010
    Assignee: Pulsecore Semiconductor Corp.
    Inventors: Narendar Venugopal, Dan I. Hariton, Dipankar Mandal, Sushil Kumar, Werner Hoeft
  • Patent number: 7298181
    Abstract: A power supply monitoring circuit that monitors and delivers the highest voltage power supply to an IC system includes a voltage comparator that receives two different power supply voltages, and outputs a first signal to the gate of a first switching transistor connected between a first power supply and an system power supply output node. The comparator output is also input to an inverter, the output of which comprises a second signal connected to the gate of a second switching transistor connected between a second power supply and the system power supply output node. When the first supply voltage exceeds the second supply voltage, the first transistor is switched on to connect the first supply to the system output node, and the second transistor is switched off; and vice versa. The comparator includes designed-in hysteresis to prevent simultaneous switching of the two transistors.
    Type: Grant
    Filed: December 6, 2005
    Date of Patent: November 20, 2007
    Assignee: Pulsecore Semiconductor Corp.
    Inventors: Athar Ali Khan. P, Rajiv Pandey, Pradip Mandal