Patents Assigned to SHANGHAI EASTSOFT MICROELECTRONICS CO., LTD.
  • Patent number: 11641295
    Abstract: A method and device for estimating a carrier frequency offset, and a computer-readable storage medium are provided. The method includes: determining a target area where a phase discrimination signal is located, wherein the target area is one of N numbers of candidate areas, the N numbers of candidate areas correspond to different value ranges, an union range of the N numbers of candidate areas is [?, ??], and N?2; determining a first estimation value of a direct current component corresponding to the phase discrimination signal based on the target area; and performing a carrier frequency offset compensation on the phase discrimination signal based on the first estimation value of the direct current component.
    Type: Grant
    Filed: December 7, 2021
    Date of Patent: May 2, 2023
    Assignee: SHANGHAI EASTSOFT MICROELECTRONICS CO., LTD.
    Inventors: Liwei Shen, Guangsheng Chen, Song Pan
  • Patent number: 11012266
    Abstract: Provided are a sub-carrier estimation method in a multi-carrier communication system and an apparatus. The method includes: receiving a data frame transmitted by a transmitting end, and extracting a training sequence from the data frame; performing fast Fourier transform operation on the training sequence and a preset reference sequence, respectively, to obtain frequency domain data of the training sequence and frequency domain data of the reference sequence, and conjugately multiplying the two kinds of frequency domain data; extracting real part of conjugate multiplication result; averaging values in each column of an M×N array, respectively, to obtain an output array of 1 row and N columns; and estimating, according to the value in each column of the output array of 1 row and N columns, whether valid data is transmitted over N sub-carriers corresponding to the output array of 1 row and N columns.
    Type: Grant
    Filed: December 14, 2018
    Date of Patent: May 18, 2021
    Assignee: SHANGHAI EASTSOFT MICROELECTRONICS CO., LTD.
    Inventors: Song Pan, Liwei Shen, Guangsheng Chen
  • Patent number: 9722831
    Abstract: The invention provides a carrier frequency offset processing method, an apparatus and a receiver. The method comprises: receiving, through a software and hardware interface, an estimated value of frequency offset of a data packet transmitted by an automatic frequency offset control module; collecting the received estimated value of frequency offset of the data packet and performing statistical analysis to obtain a statistical value of carrier frequency offset between a receiving module and a transmitting module; and dynamically adjusting, according to the statistical value of carrier frequency offset, a bandwidth of a low-pass filter through the software and hardware interface. The invention realizes dynamic adjustment of the bandwidth of the low-pass filter in the process of a receiver receiving signals, solving the problem of the impact on processing performance brought by the fixed bandwidth of a low-pass filter in the prior art.
    Type: Grant
    Filed: May 25, 2016
    Date of Patent: August 1, 2017
    Assignee: SHANGHAI EASTSOFT MICROELECTRONICS CO., LTD.
    Inventors: Liwei Shen, Ruijin Liu, Song Pan
  • Patent number: 9698799
    Abstract: A phase locked loop frequency calibration circuit and a method are provided. The circuit includes a timer, a counter, a control module, a frequency divider and a voltage controlled oscillator; output of voltage controlled oscillator is connected with first input of frequency divider, output of frequency divider is connected with first input of counter, second input of frequency divider, first input of timer and second input of counter are respectively connected with first output of control module, third input of counter is connected with output of timer, output of counter is connected with first input of control module, a reference clock signal is respectively sent to second input of timer and second input of control module, the number of clocks used by frequency divider to perform frequency division on output clock signal of voltage controlled oscillator is sent to third input of control module.
    Type: Grant
    Filed: June 23, 2016
    Date of Patent: July 4, 2017
    Assignee: SHANGHAI EASTSOFT MICROELECTRONICS CO., LTD.
    Inventors: Ruijin Liu, Xu Zhang, Jingjing Tao, Jiejie Lv
  • Patent number: 9564857
    Abstract: A low noise amplifier and a chip. The amplifier includes a biasing circuit unit, a first amplifying circuit unit, a first adjusting unit, a first signal input, a second signal input and a first signal output; the biasing circuit unit includes a first voltage output and a second voltage output; the first amplifying circuit unit includes a first N-type transistor, a first P-type transistor, a first output capacitor, a second output capacitor, a first impedance and a second impedance; gates of first N-type and P-type transistors are connected to first voltage output and first signal input, and second voltage output and first signal input, respectively, via adjusting unit; source of first N-type transistor is connected to source of first P-type transistor and second signal input; drains of first N-type and P-type transistors are connected respectively to impedance, and to first signal output and second signal output via output capacitor.
    Type: Grant
    Filed: December 28, 2015
    Date of Patent: February 7, 2017
    Assignee: SHANGHAI EASTSOFT MICROELECTRONICS CO., LTD.
    Inventors: Jingjing Tao, Xu Zhang, Ruijin Liu
  • Patent number: 9431959
    Abstract: A crystal oscillator, including: a voltage stabilizing unit, a transconductance unit, a feedback resistor, a crystal resonator and at least two ground capacitors. The voltage stabilizing unit includes a current source and a first branch circuit including PMOS and NMOS connected in series, PMOS has its source connected to output of the current source, PMOS and NMOS have their gates connected to drains thereof, and NMOS has its source connected to ground. The transconductance unit includes a second branch circuit including PMOS and NMOS connected in series, PMOS has its source connected to output of the voltage stabilizing unit, PMOS and NMOS have their gates connected to input of the crystal resonator and one end of the resistor, and have their drains connected to output of the crystal resonator and another end of the resistor. The capacitors are connected to two ends of the crystal resonator respectively and ground.
    Type: Grant
    Filed: December 10, 2015
    Date of Patent: August 30, 2016
    Assignee: SHANGHAI EASTSOFT MICROELECTRONICS CO., LTD.
    Inventors: Ruijin Liu, Xu Zhang, Jingjing Tao