Patents Assigned to Sichuan Kiloway Electronics Inc.
  • Patent number: 10510427
    Abstract: The present invention relates to the technical field of integrated circuits. Disclosed is a one-time programmable memory with a high reliability and a low reading voltage, comprising: a first MOS transistor, a second MOS transistor, and an antifuse component. A gate terminal of the first MOS transistor is connected to a second connecting line (WS), a first connection terminal of the first MOS transistor is connected to the antifuse component, the antifuse component is connected to a first connecting line (WP), and a second connection terminal of the first MOS transistor is connected to a third connecting line (BL). A first connection terminal of the second MOS transistor is connected to a fourth connecting line (BR), and a second connection terminal of the second MOS transistor is connected to a third connecting line (BL). The invention further comprises a voltage limiting device with a control terminal and two connection terminals.
    Type: Grant
    Filed: February 18, 2016
    Date of Patent: December 17, 2019
    Assignee: SICHUAN KILOWAY ELECTRONICS INC.
    Inventors: Xuyang Liao, Junhua Mao, Jack Z. Peng
  • Patent number: 10504908
    Abstract: A high-reliability one-time programmable memory adopting series high voltage partition, which relates to integrated circuit technology and comprises a first MOS tube, a second MOS tube and an anti-fuse element, wherein a gate end of the first MOS tube is connected to a second connecting line (WS), a first connecting end of the first MOS tube is connected to a gate end of the second MOS tube and a voltage limiting device, and a second connecting end of the first MOS tube is connected to a third connecting line (BL); a first connecting end of the second MOS tube is connected to a fourth connecting line (BR), a second connecting end of the second MOS tube is connected to the third connecting line (BL), and a gate end of the second MOS tube is connected to the voltage limiting device and the second connecting end of the first MOS tube.
    Type: Grant
    Filed: February 18, 2016
    Date of Patent: December 10, 2019
    Assignee: SICHUAN KILOWAY ELECTRONICS INC.
    Inventors: Jack Z. Peng, Junhua Mao, Xuyang Liao
  • Publication number: 20190341393
    Abstract: A high-reliability one-time programmable memory adopting series high voltage partition, which relates to integrated circuit technology and comprises a first MOS tube, a second MOS tube and an anti-fuse element, wherein a gate end of the first MOS tube is connected to a second connecting line (WS), a first connecting end of the first MOS tube is connected to a gate end of the second MOS tube and a voltage limiting device, and a second connecting end of the first MOS tube is connected to a third connecting line (BL); a first connecting end of the second. MOS tube is connected to a fourth connecting line (BR), a second connecting end of the second MOS tube is connected to the third connecting line (BL), and a gate end of the second MOS tube is connected to the voltage limiting device and the second connecting end of the first MOS tube.
    Type: Application
    Filed: February 18, 2016
    Publication date: November 7, 2019
    Applicant: SICHUAN KILOWAY ELECTRONICS INC.
    Inventors: Jack Z. PENG, Junhua MAO, Xuyang LIAO
  • Publication number: 20190341119
    Abstract: The present invention relates to the technical field of integrated circuits. Disclosed is a one-time programmable memory with a high reliability and a low reading voltage, comprising: a first MOS transistor, a second MOS transistor, and an antifuse component. A gate terminal of the first MOS transistor is connected to a second connecting line (WS), a first connection terminal of the first MOS transistor is connected to the antifuse component, the antifuse component is connected to a first connecting line (WP), and a second connection terminal of the first MOS transistor is connected to a third connecting line (BL). A first connection terminal of the second MOS transistor is connected to a fourth connecting line (BR), and a second connection terminal of the second MOS transistor is connected to a third connecting line (BL). The invention further comprises a voltage limiting device with a control terminal and two connection terminals.
    Type: Application
    Filed: February 18, 2016
    Publication date: November 7, 2019
    Applicant: SICHUAN KILOWAY ELECTRONICS INC.
    Inventors: Xuyang LIAO, Junhua MAO, Jack Z. PENG
  • Patent number: 8259518
    Abstract: A memory cell has at least two word lines and at least two bit lines. The cell also has a first select device being connected to at least one word line and one bit line and a gate capacitor element connected to at least one word line and the first select device. The cell also has a sense device being connected in series to the gate capacitor element and the first select device. The sense device is connected to at least two bit lines.
    Type: Grant
    Filed: June 8, 2010
    Date of Patent: September 4, 2012
    Assignee: Sichuan Kiloway Electronics Inc.
    Inventors: Jack Z. Peng, David Fong