Patents Assigned to Silicon Labs Spectra, Inc.
-
Patent number: 8461880Abstract: A pre-drive circuit with an output buffer that may contain a bootstrap circuit is described. The bootstrap circuit may be configured to output a voltage level greater in magnitude than the supply voltage that the bootstrap circuit is coupled with. The pre-drive circuit may contain a timing circuit. The timing circuit may be configured to at least partially determine when the bootstrap circuit outputs a voltage greater in magnitude than the supply voltage. The pre-drive circuit may also contain a pre-drive buffer circuit. This pre-drive buffer circuit may be capable of three outputs: (1) logical zero, or roughly electrical ground; (2) logical one, or roughly the level of the voltage supply, and (3) an outputted voltage greater than the voltage supply.Type: GrantFiled: April 1, 2010Date of Patent: June 11, 2013Assignee: Silicon Labs Spectra, Inc.Inventor: Huan Huu Tran
-
Patent number: 8179111Abstract: Methods, systems, and devices are described for a power-on sequence for a circuit. A sequence generator for an electronic system may control various power domains to enter known states and prevent unwanted states as other domains of the system power-up. Regulator modules may be controlled to remain in an inoperable state until a reference voltage stabilizes at a predetermined reference level. The regulator modules regulate a received voltage supply to output a regulated voltage at the reference level, the regulated voltage set via a comparison to the reference voltage. Various analog and digital modules may be controlled to remain in an known state until the regulated voltage stabilizes at substantially the reference level. Additional sequencing is described for other dependencies, as well.Type: GrantFiled: April 10, 2009Date of Patent: May 15, 2012Assignee: Silicon Labs Spectra, Inc.Inventors: Ahmet Akyildiz, Alexei Shkidt, Gregory Jon Richmond
-
Patent number: 8112576Abstract: Methods, systems, and devices are described for the implementation of a novel architecture to support a calibrated rate for the transfer of circuit configuration data. Sets of configuration data from a memory may be transferred to volatile memory to support reconfigurable circuit elements, for example, for use in a clock generator. Upon system power-up, there may be a default speed for the transfer of the configuration data. Techniques are described to first transfer calibration data upon power-up; the transferred calibration data may then be used to set an accelerated speed for a remaining portion of the transfer.Type: GrantFiled: April 10, 2009Date of Patent: February 7, 2012Assignee: Silicon Labs Spectra, Inc.Inventors: Alexei Shkidt, Aysel Yildiz Okyay, Gregory Jon Richmond
-
Patent number: 8111535Abstract: A programmable volatile memory cell has a reset device in communication with a bit store. The reset device may produce a high or low logic state within a latch loop when activated by an assertive logic level on a reset line. A set of mask programmable vias may be provided on a single mask layer in a semiconductor fabrication process for the memory cell. A program-selectable one of two sets of vias may communicate with one reset device to the reset line and the other reset device to ground. In this way a single and programmatically determinable logic state may be produced in the memory cell with reset signaling. Otherwise, the memory cell is capable of retaining a logic state according to read/write processes. The memory cell may be implemented in an array where all or some of the cells may be reset at once.Type: GrantFiled: February 12, 2009Date of Patent: February 7, 2012Assignee: Silicon Labs Spectra, Inc.Inventors: Ahmet Akyildiz, Gregory Jon Richmond
-
Patent number: 8072236Abstract: Methods, systems, and devices are described for the implementation of a novel architecture to support download sequencing techniques for circuit configuration data. Sets of configuration data from nonvolatile memory may be sequentially transferred to volatile memory to support reconfigurable circuit elements, for example, for use in a clock generator. Different programmable circuit elements may use configuration data, but have different ramp-up times before stable operation. With early download sequence positioning of configuration data, and corresponding immediacy in initiation of operation, certain clock elements are able to commence initiation of operation while remaining clock elements are provided with configuration data from a latter portion of the download sequence.Type: GrantFiled: December 17, 2010Date of Patent: December 6, 2011Assignee: Silicon Labs Spectra, Inc.Inventors: Aysel Yildiz Okyay, Luu Ngoc Nguyen, Gregory Jon Richmond
-
Patent number: 8054139Abstract: A voltage-controlled oscillator is implemented with a succession of delay cells coupled in series to form an oscillator loop. The oscillator loop is supplied with reference voltages produced by a voltage generator. The reference voltages produce stable operation of the voltage-controlled oscillator. Cascode reference current generators are incorporated within the voltage generator to supply a cross-coupled arrangement of pull-up devices within each delay cell. The cross-coupled pull-up devices are instrumental in producing complementary output signaling from each delay cell. A pair of cascode current generators is configured in parallel to produce a magnitude of current according to an applied voltage and to be selectable for dual or single operation with a corresponding frequency determination.Type: GrantFiled: February 18, 2009Date of Patent: November 8, 2011Assignee: Silicon Labs Spectra, Inc.Inventors: Francisco Fernandez, Alexei Shkidt
-
Patent number: 8013659Abstract: A distributed signal multiplexer circuit programmably routes electronic signals. The circuit includes at least two distributor subcircuits. Each distributor subcircuit is configured to connect an input port to an output port through a switch, with a state of each switch being controlled by information received at a control port. The first and second distributor subcircuits are part of a first and second power domain, respectively. The distributed multiplexer circuit also includes an aggregator subcircuit. The aggregator subcircuit is configured to have a first input port connected with the output port of the first distributor subcircuit, a second input port connected to the output port of the second distributor subcircuit, and the output port signal being a signal selected from among the signals received at the input ports of the distributor subcircuits.Type: GrantFiled: April 10, 2009Date of Patent: September 6, 2011Assignee: Silicon Labs Spectra, Inc.Inventors: Aysel Yildiz Okyay, Tugba Demirci, Gregory Jon Richmond
-
Patent number: 7973563Abstract: A buffer device coupled to at least one input/output port of an integrated circuit has a plurality of control inputs configured to receive configuration programming information. The at least one input/output circuit is capable of: (a) being configured in a directional sense of communication by the configuration programming information, (b) being configured as an input circuit which can be further configured to provide input logic switching level thresholds according to the configuration programming information, and (c) being configured as at least one output circuit which can be further configured to provide an output drive strength according to the configuration programming information.Type: GrantFiled: February 12, 2009Date of Patent: July 5, 2011Assignee: Silicon Labs Spectra, Inc.Inventors: Huan Huu Tran, Gregory Jon Richmond