Patents Assigned to Solbourne Computer, Inc.
  • Patent number: 5148524
    Abstract: An architecture for a dynamic video random access memory on a single integrated circuit chip having internal circuitry for performing drawing or replacement rule logical operations on an addressed line of stored video information in the RAM and further having the write masking circuitry for modifying selected portions of the line of stored video information between selected START and STOP bit locations within the line.
    Type: Grant
    Filed: November 29, 1988
    Date of Patent: September 15, 1992
    Assignee: Solbourne Computer, Inc.
    Inventors: Roy E. Harlin, Richard A. Herrington
  • Patent number: 5148523
    Abstract: An architecture for a dynamic video random access memory on a single integrated circuit chip having internal circuitry for performing drawing or replacement rule logical operations on an addressed line of stored video information in the RAM and further having the write masking circuitry for modifying selected portions of the line of stored video information between selected START and STOP bit locations within the line.
    Type: Grant
    Filed: November 29, 1988
    Date of Patent: September 15, 1992
    Assignee: Solbourne Computer, Inc.
    Inventors: Roy E. Harlin, Richard A. Herrington
  • Patent number: 5146461
    Abstract: A distributed error correction circuit for a synchronous high performance multiprocessor bus wherein the memory directly transfers data containing error fields to the multiprocessor bus without performing an error check. Each device, such as a plurality of processors or input/output busses, connected to the multiprocessor bus has error correction circuitry located between the multiprocessor bus and the device to perform error correction while the data is being transferred off the multiprocessor bus and stored in data buffers at the bandwidth of the multiprocessor bus. The error correction circuit detects and corrects data errors caused by the memory or the multiprocessor bus. The stored data is later transferred out of the buffers at the bandwidth of the device. Data from a device is delivered into the device buffers at the bandwidth of the device for later delivery of the data into memory at the bandwidth of the multiprocessor bus.
    Type: Grant
    Filed: December 22, 1989
    Date of Patent: September 8, 1992
    Assignee: Solbourne Computer, Inc.
    Inventors: Douglas E. Duschatko, Nicholas P. Mati, Richard A. Herrington
  • Patent number: 5142637
    Abstract: An architecture for a single chip dynamic video random access memory using a single clock to operate the random port to perform refresh, memory address, and to control the internal circuitry for inputting data and addresses and for outputting data as well as modifying information in the memory circuit chip having internal circuitry for performing drawing or replacement rule logical operations on an addressed line of stored video information in the RAM and further having the write masking circuitry for modifying selected portions of the line of stored video information between selected START and STOP bit locations within the like.
    Type: Grant
    Filed: November 29, 1988
    Date of Patent: August 25, 1992
    Assignee: Solbourne Computer, Inc.
    Inventors: Roy E. Harlin, Richard A. Herrington