Patents Assigned to T-RAM Semiconductor
  • Patent number: 7316941
    Abstract: In one embodiment, a thyristor device may be formed in series relationship with a MOSFET. Alternating regions of opposite conductivity type may be formed in semiconductor material for defining source, body and drain regions for the MOSFET device, and in series relationship to the thyristor. A primary dopant for a commonly-shared cathode/anode-emitter and drain/source region may have a concentration that is at least one order of magnitude greater than that of any background dopant therein. In a particular embodiment, the thyristor device and the MOSFET in series relationship therewith collectively define part of a thyristor-based memory.
    Type: Grant
    Filed: July 26, 2005
    Date of Patent: January 8, 2008
    Assignee: T-RAM Semiconductor, Inc.
    Inventor: Rajesh Gupta
  • Patent number: 7304327
    Abstract: Switching operations, such as those used in memory devices, are enhanced using a semiconductor device having a thyristor adapted to switch between conducting and blocking states and operate at low power. According to an example embodiment of the present invention, thyristor characteristics are managed over a broad temperature range using a control circuit for coupling a signal, such as a DC voltage signal, to a portion of a thyristor for controlling temperature-related operation thereof, e.g., for controlling bipolar gains. In one implementation, a control port adaptively adjusts a signal coupled to the thyristor as a function of temperature, such that at relatively low temperatures unwanted increases in holding current (IH) are prevented. In another implementation, the control port couples the signal at relatively high temperature operation for controlling the forward blocking voltage (VFB) in such a manner that a blocking state of the thyristor is held.
    Type: Grant
    Filed: November 12, 2003
    Date of Patent: December 4, 2007
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Farid Nemati, Kailash Gopalakrishnan, Andrew E. Horch
  • Patent number: 7279367
    Abstract: In a method of processing a semiconductor device, a silicide-blocking layer may be formed over a semiconductor material. After defining the silicide-blocking layer, impurities may be implanted into portions of the semiconductor material as defined by the silicide-blocking layer. After the implant, silicide may be formed in a surface region of the semiconductor material as permitted by the silicide-blocking layer. Regions of the impurity implant may comprise boundaries that are related to the outline of the silicide formed thereover. In a further embodiment, the implant may define a base region to a thyristor device. The implant may be performed with an angle of incidence to extend portions of the base region beneath a peripheral edge of the blocking mask. Next, an anode-emitter region may be formed using an implant of a substantially orthogonal angle of incidence and self-aligned to the mask.
    Type: Grant
    Filed: December 7, 2004
    Date of Patent: October 9, 2007
    Assignee: T-Ram Semiconductor, Inc.
    Inventors: Andrew E. Horch, Fred Hause
  • Patent number: 7268373
    Abstract: A semiconductor may contain a plurality of circuits each comprising at least one thyristor having a base region. The base region of at least one of the thyristors has a different doping profile than the others. When a bias circuit is used to bias the thyristors, the effect of biasing on the thyristors is found to be affected by the doping profile. In a specific embodiment, the doping concentration is higher near an electrode of the thyristor than near a supporting substrate. The different doping profiles can be achieved by using different ion implant energies.
    Type: Grant
    Filed: September 23, 2004
    Date of Patent: September 11, 2007
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Rajesh Narendra Gupta, Farid Nemati
  • Patent number: 7262443
    Abstract: Method and apparatus for forming a semiconductor device. The method includes defining a plurality of rows in a semiconductor layer. Thereafter, on one or more of the plurality of rows, one or more bipolar junction devices are formed. Each of the bipolar junction devices has a first end region and a second end region. A quantity of a pre-amorphization ion is then implanted into at least one of the first end region and the second end region of a bipolar junction device for example. A silicide is formed in the semiconductor layer at the first end region and the second end region having implanted therein the quantity of the pre-amorphization ion. Additionally, laterally extending upper edges of the plurality of rows forming corners may be rounded prior to the implantation of the pre-amorphization.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: August 28, 2007
    Assignee: T-Ram Semiconductor Inc.
    Inventor: Kevin J. Yang
  • Patent number: 7256430
    Abstract: A thyristor memory device may comprise a capacitor electrode formed over a base region of the thyristor using a replacement gate process. During formation of the thyristor, a base-emitter boundary may be aligned relative to a shoulder of the capacitor electrode. In a particular embodiment, the replacement gate process may comprise defining a trench in a layer of dielectric over semiconductor material. Conductive material for the electrode may be formed over the dielectric and in the trench. It may further be patterned to form a shoulder for the electrode that extends over regions of the dielectric over a base region for the thyristor. The extent of the shoulder may be used to pattern the dielectric and/or to assist alignment of implants for the base and emitter regions of the thyristor.
    Type: Grant
    Filed: December 15, 2005
    Date of Patent: August 14, 2007
    Assignee: T-RAM Semiconductor, Inc.
    Inventor: Andrew E. Horch
  • Patent number: 7245525
    Abstract: In a thyristor based memory cell, one end of a reversed-biased diode is connected to the cathode of the thyristor. During standby, the second end of the diode is biased at a voltage that is higher than that at the cathode of the thyristor. During restore operation, the second end is pulled down to zero or even a negative value. If the cell is storing a “1,” the voltage at the thyristor cathode can be approximately 0.6 volt at the time of the pull down. The large forward-bias across the diode pulls down the thryistor cathode. This causes the thyristor to be restored. If the cell is storing a “0,” the voltage at the thyristor cathode can be approximately zero volt. The small or zero forward-bias across the diode is unable to disturb the “0” state. As a result, the memory cell is restored to its original state.
    Type: Grant
    Filed: August 1, 2005
    Date of Patent: July 17, 2007
    Assignee: T-Ram Semiconductor, Inc.
    Inventors: Zachary K. Lee, Farid Nemati, Scott Robins
  • Patent number: 7236421
    Abstract: Minimal memory access times are realized by using a single access to a read-modify-write bank. read-modify-write memory including at least one read-or-write bank is operated in a manner that uses at most one access to each of the at least one read-or-write banks for each read-modify-write access to the memory during a memory cycle. The access can be effected during a single clock cycle and can be used for read, write and read-modify-write memory access.
    Type: Grant
    Filed: September 16, 2004
    Date of Patent: June 26, 2007
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Matthew Eldridge, Robert Homan Igehy
  • Patent number: 7195959
    Abstract: A thyristor-based semiconductor memory device may comprise at least a region thereof, e.g., a p-base region, having high ionization energy impurity, such as a dopant. This high ionization energy impurity within a base region may be operable to compensate for a gain-versus-temperature dependence of a constituent bipolar transistor of the thyristor element of a thyristor-based memory device. In particular embodiments, the high ionization energy impurity may include a donor and/or acceptor in silicon.
    Type: Grant
    Filed: October 4, 2004
    Date of Patent: March 27, 2007
    Assignee: T-Ram Semiconductor, Inc.
    Inventors: James D. Plummer, Zachary K. Lee, Kevin J. Yang, Farid Nemati
  • Patent number: 7187530
    Abstract: An electrostatic discharge protective circuit may comprise a low-pass filter and a high-pass filter to receive and filter signals of a supply line. Control logic may receive output signals of the low-pass and high-pass filters and may operate a gateable channel to shunt current of the supply line dependent on the output signals from the filters.
    Type: Grant
    Filed: February 4, 2003
    Date of Patent: March 6, 2007
    Assignee: T-Ram Semiconductor, Inc.
    Inventors: Craig Thomas Salling, Siak Chon Kee, Pierre Dermy
  • Patent number: 7183591
    Abstract: A semiconductor device includes a thyristor body having at least one region in a substrate. According to an example embodiment of the present invention, a trench is in a substrate and adjacent to a thyristor body region in the substrate. The trench is lined with an insulative material and further includes conductive material that is insulated from the thyristor body region in the substrate by the liner material. A conductive thyristor control port is located in the trench and adapted for capacitively coupling to the thyristor body region in the substrate and to control current in the thyristor body by causing an outflow of minority carriers in the thyristor. With this approach, conductive material can be used to fill a portion of the trench while using the trench portion including the conductive material to electrically isolate a portion of the thyristor body in the substrate.
    Type: Grant
    Filed: September 29, 2005
    Date of Patent: February 27, 2007
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Andrew Horch, Scott Robins
  • Patent number: 7157342
    Abstract: A thyristor-based memory device may comprise a commonly-implanted base region, in which a common emitter region may be implanted for the left and the right thyristors in a mirror-image pair. The implanting of the base region may include directing the dopant toward a semiconductor material through a window defined by sidewalls formed in a conditioned masking material over the semiconductor material. The resulting base and emitter regions may be substantially symmetrical about a central boundary plane. In relation to the symmetry, one thyristor may be operable with a minimum holding current within about 10 percent of that for the other thyristor in the mirror-image pair.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: January 2, 2007
    Assignee: T-RAM Semiconductor, Inc
    Inventors: Marc Tarabbia, Scott Robins
  • Patent number: 7125753
    Abstract: A semiconductor memory device having a thyristor is manufactured in a manner that makes possible self-alignment of one or more portions of the thyristor. According to an example embodiment of the present invention, a gate is formed over a first portion of doped substrate. The gate is used to mask a portion of the doped substrate and a second portion of the substrate is doped before or after a spacer is formed. After the second portion of the substrate is doped, the spacer is then formed adjacent to the gate and used to mask the second portion of the substrate while a third portion of the substrate is doped. The gate and spacer are thus used to form self-aligned doped portions of the substrate, wherein the first and second portions form base regions and the third portion form an emitter region of a thyristor.
    Type: Grant
    Filed: June 23, 2005
    Date of Patent: October 24, 2006
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Andrew Horch, Scott Robins, Farid Nemati
  • Patent number: 7078739
    Abstract: A thyristor-based memory may comprise a thyristor accessible via an access transistor. A temperature dependent bias may be applied to at least one of a supporting substrate and an electrode capacitively-coupled to a base region of the thyristor. The voltage level of the adaptive bias may change with respect to temperature and may influence and/or compensate an inherent bipolar gain of the thyristor in accordance with the change in bias and may enhance its performance and/or reliability over a range of operating temperature. In a particular embodiment, the thyristor may be formed in a layer of silicon of an SOI substrate and the adaptive bias coupled to a supporting substrate of the SOI structure.
    Type: Grant
    Filed: December 19, 2003
    Date of Patent: July 18, 2006
    Assignee: T-Ram Semiconductor, Inc.
    Inventors: Farid Nemati, Kevin J. Yang
  • Patent number: 7075122
    Abstract: In a method of fabricating a semiconductor memory device, a thyristor may be formed in a layer of semiconductor material. Carbon may be implanted and annealed in a base-emitter junction region for the thyristor to affect leakage characteristics. The density of the carbon and/or a bombardment energy and/or an anneal therefore may be selected to establish a low-voltage, leakage characteristic for the junction substantially greater than its leakage absent the carbon. In one embodiment, an anneal of the implanted carbon may be performed in common with an activation for other implant regions the semiconductor device.
    Type: Grant
    Filed: September 25, 2003
    Date of Patent: July 11, 2006
    Assignee: T-Ram Semiconductor, Inc.
    Inventors: Kevin J. Yang, Farid Nemati, Scott Robins, James D. Plummer, Hyun-Jin Cho
  • Patent number: 7042759
    Abstract: A dynamically-operating restoration circuit is used to apply a voltage or current restore pulse signal to thyristor-based memory cells and therein restore data in the cell using the internal positive feedback loop of the thyristor. In one example implementation, the internal positive feedback loop in the thyristor is used to restore the conducting state of a device after the thyristor current drops below the holding current. A pulse and/or periodic waveform are defined and applied to ensure that the thyristor is not released from its conducting state. The time average of the periodic restore current in the thyristor may be lower than the holding current threshold. While not necessarily limited to memory cells that are thyristor-based, various embodiments of the invention have been found to be the particularly useful for high-speed, low-power memory cells in which a thin capacitively-coupled thyristor is used to provide a bi-stable storage element.
    Type: Grant
    Filed: April 22, 2005
    Date of Patent: May 9, 2006
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Farid Nemati, Hyun-Jin Cho, Robert Homan Igehy
  • Patent number: 7037763
    Abstract: In an example gated-thyristor circuit, formation of thyristor body regions involves an angled implant of a thyristor body region, such as a base region, to mitigate capacitive coupling of a gated voltage pulse from the thyristor gate to a body region that is not underlying the thyristor gate. According to a more particular example embodiment, such a thyristor switches between a current-passing mode and a current blocking mode in response to at least one voltage pulse coupling to an underlying thyristor base region. Using a first ion type to provide one polarity, an immediately-adjacent thyristor base region is angle implanted through an emitter body region that is located to other side of the adjacent thyristor base region. The emitter body region is then implanted using ions of another ion type to provide the opposite polarity. This angle implantation permits definition of the adjacent thyristor base region sufficiently distant from (e.g.
    Type: Grant
    Filed: December 18, 2003
    Date of Patent: May 2, 2006
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Farid Nemati, Scott Robins, Andrew E. Horch
  • Patent number: 6998298
    Abstract: A thyristor memory device may comprise a capacitor electrode formed over a base region of the thyristor using a replacement gate process. During formation of the thyristor, a base-emitter boundary may be aligned relative to a shoulder of the capacitor electrode. In a particular embodiment, the replacement gate process may comprise defining a trench in a layer of dielectric over semiconductor material. Conductive material for the electrode may be formed over the dielectric and in the trench. It may further be patterned to form a shoulder for the electrode that extends over regions of the dielectric over a base region for the thyristor. The extent of the shoulder may be used to pattern the dielectric and/or to assist alignment of implants for the base and emitter regions of the thyristor.
    Type: Grant
    Filed: August 11, 2003
    Date of Patent: February 14, 2006
    Assignee: T-Ram Semiconductor, Inc.
    Inventor: Andrew E. Horch