Patents Assigned to Tela Innovations. Inc., a Delaware Corporation
  • Publication number: 20100169846
    Abstract: Methods for generating a biased layout for making an integrated circuit are disclosed. One such method includes obtaining a nominal layout defined by one or more cells, where each cell has one or more transistor gate features with a nominal gate length. Then, obtaining an annotated layout. The annotated layout contains information describing gate-length biasing of one or more of the transistor gate features in one or more cells of the nominal layout. A biased layout is produced by modifying the nominal layout using the information from the annotated layout. The biasing modifies a gate length of those transistor gate features identified by the information of the annotated layout.
    Type: Application
    Filed: March 4, 2010
    Publication date: July 1, 2010
    Applicant: Tela Innovations. Inc., a Delaware Corporation
    Inventors: Puneet Gupta, Andrew B. Kahng
  • Publication number: 20100169847
    Abstract: A standard cell library is disclosed. The standard cell library contains cells wherein at least one transistor in at least one cell is annotated for gate length biasing. Gate length biasing includes the modification of the gate length, so as to change the speed or power consumption of the modified gate length. The standard cell library is one used in the manufacturing of semiconductor devices (e.g., that result as semiconductor chips), by way of fabricating features defined on one or more layouts of geometric shapes. The annotations serve to identify which ones of the transistor gate features are to be modified before using the geometric shapes for manufacturing the semiconductor device.
    Type: Application
    Filed: March 4, 2010
    Publication date: July 1, 2010
    Applicant: Tela Innovations. Inc., a Delaware Corporation
    Inventors: Puneet Gupta, Andrew B. Kahng