Patents Assigned to Temarylogic LLC
  • Patent number: 8180817
    Abstract: Methods for transposing elements of a sequence according to a rule, wherein the rule is derived from pseudo-noise or pseudo-noise like binary and non-binary sequences are disclosed. Sequences of transposed symbols can be recovered by applying a reversing rule. Sets of orthogonal hopping and transposition rules are created by applying transposition rules upon themselves. Sets of orthogonal hopping and transposition rules are also created from binary and non-binary Gold sequences.
    Type: Grant
    Filed: April 7, 2011
    Date of Patent: May 15, 2012
    Assignee: Temarylogic LLC
    Inventor: Peter Lablans
  • Patent number: 8046661
    Abstract: Methods and apparatus for creating codewords of n-valued symbols with one or more n-valued check symbols are disclosed. Associating the codewords with a matrix allows for detection of one or more symbols in error and the location of such symbols in error. Methods to reconstruct symbols in error from other symbols not in error are also disclosed. Systems for using the methods of error detection and error correction by symbol reconstruction are also disclosed. Using two or more matrices to determine check symbols is also provided.
    Type: Grant
    Filed: January 4, 2008
    Date of Patent: October 25, 2011
    Assignee: Temarylogic LLC
    Inventor: Peter Lablans
  • Patent number: 7930331
    Abstract: Methods for transposing elements of a sequence according to a rule, wherein the rule is derived from pseudo-noise or pseudo-noise like binary and non-binary sequences are disclosed. Sequences of transposed symbols can be recovered by applying a reversing rule. Sets of orthogonal hopping and transposition rules are created by applying transposition rules upon themselves. Sets of orthogonal hopping and transposition rules are also created from binary and non-binary Gold sequences.
    Type: Grant
    Filed: September 25, 2006
    Date of Patent: April 19, 2011
    Assignee: Temarylogic LLC
    Inventor: Peter Lablans
  • Publication number: 20100109922
    Abstract: A method for coding a message of a plurality of m-state symbols into a coded message of n-state symbols wherein n>m is disclosed. A method to make the distribution of states of n-state symbols a uniform distribution is also disclosed. A coding rule is initiated based on a distribution of states of m-state symbols. A method of coding the coding rule by transposition is also provided. In one embodiment a coded message of n-state symbols has symbols that each have a unique state. A system for executing the coding and decoding methods is also disclosed.
    Type: Application
    Filed: December 21, 2009
    Publication date: May 6, 2010
    Applicant: Temarylogic LLC
    Inventor: Peter Lablans
  • Publication number: 20100085802
    Abstract: N-valued re-circulating latches using n-valued reversible inverters with n>3 are disclosed. Latches using n-valued self-reversing inverters are provided; latches using n-valued universal inverters are provided; and latches using inverters which are not self-reversing or universal are also provided. A latch may use two individually controlled gates. It may also use one individually controlled gate. N-valued latches are provided wherein a state is represented by a signal being an independent instance of a physical phenomenon. A latch not using absence-of-signal as a state is also provided.
    Type: Application
    Filed: December 10, 2009
    Publication date: April 8, 2010
    Applicant: Temarylogic LLC
    Inventor: Peter Lablans
  • Publication number: 20090285326
    Abstract: Method and apparatus for generating ternary and multi-valued Gold sequences, are disclosed. Also methods to detect ternary and multi-valued sequences are disclosed. The detection can be performed by a ternary or multi-valued LFSR descrambler when the sequences are generated by an LFSR based sequence generator. A wireless system which can assign additional sequences to designated users is also disclosed. The wireless system can also transfer information to user equipment that enables methods for sequence generation and sequence detection.
    Type: Application
    Filed: July 14, 2009
    Publication date: November 19, 2009
    Applicant: Temarylogic LLC
    Inventor: PETER LABLANS
  • Patent number: 7505589
    Abstract: Ternary (3-value) and higher, multi-value digital scramblers/descramblers in digital communications. The method and apparatus of the present invention includes the creation of ternary (3-value) and higher value truth tables that establish ternary and higher value scrambling functions which are its own descrambling functions. The invention directly codes by scrambling ternary and higher-value digital signals and directly decodes by descrambling with the same function. A disclosed application of the invention is the creation of composite ternary and higher-value scrambling devices and methods consisting of single scrambling devices or functions combined with ternary or higher value shift registers. Another disclosed application is the creation of ternary and higher-value spread spectrum digital signals. Another disclosed application is a composite ternary or higher value scrambling system, comprising an odd number of scrambling functions and the ability to be its own descrambler.
    Type: Grant
    Filed: August 6, 2004
    Date of Patent: March 17, 2009
    Assignee: Temarylogic, LLC
    Inventor: Peter Lablans
  • Patent number: 7397690
    Abstract: Discussed are models and methods to create stable binary and non-binary sequential devices including one or more logic functions of which an output signal is uniquely related to an input signal. Methods and apparatus for non-binary single independent input information retaining devices from two logic functions are discussed. Memory elements using the information retaining devices and methods are also discussed. Methods and apparatus for n-valued memory devices including n-valued inverters with feedback are discussed. Binary and non-binary information retaining elements with two logic functions and two independent inputs are discussed. Also discussed are n-valued gating devices that can be combined with n-valued information retaining devices to form n-valued memory devices. Methods and apparatus for single non-binary n-valued logic function latches are discussed. Single non-binary n-valued function methods realizing (n?1)-valued latching methods controlled by an nth state are also discussed.
    Type: Grant
    Filed: May 27, 2005
    Date of Patent: July 8, 2008
    Assignee: Temarylogic LLC
    Inventor: Peter Lablans