Patents Assigned to Tessera Technologies Hungary Kft
  • Publication number: 20120008859
    Abstract: A technique is disclosed for calculating a value for a second color for a particular pixel. The technique selects a first set of neighboring pixels situated on a first side of the particular pixel, and a second set of neighboring pixels situated on an opposite side of the particular pixel. Based upon color values from the first set of neighboring pixels, the technique determines a first representative relationship, and based upon color values from the second set of neighboring pixels, the technique determines a second representative relationship. Based upon these representative relationships, the technique determines a target relationship between the value for the second color for the particular pixel and a value for a first color for the particular pixel. Based upon the target relationship and the value for the first color for the particular pixel, the technique calculates the value for the second color for the particular pixel.
    Type: Application
    Filed: July 7, 2010
    Publication date: January 12, 2012
    Applicant: Tessera Technologies Hungary Kft.
    Inventor: Tomer Schwartz
  • Publication number: 20100323475
    Abstract: An integrally packaged optronic integrated circuit device (310) including an integrated circuit die (322) containing at least one of a radiation emitter and radiation receiver and having top and bottom surfaces formed of electrically insulative and mechanically protective material, at least one of the surfaces (317) being transparent to radiation, and electrically insulative edge surfaces (314) having pads.
    Type: Application
    Filed: August 20, 2010
    Publication date: December 23, 2010
    Applicant: Tessera Technologies Hungary Kft..
    Inventor: Avner Badehi
  • Patent number: 7807508
    Abstract: A method is provided for fabricating a unit including a semiconductor element such as a sensor unit, e.g., for optical imaging. A semiconductor element has plurality of conductive features exposed at the front surface and semiconductive or conductive material exposed at at least one of the front and rear surfaces. At least some of the conductive features are insulated from the exposed semiconductive or conductive material. By electrodeposition, an insulative layer is formed to overlie the at least one of exposed semiconductive material or conductive material. Subsequently, a plurality of conductive contacts and a plurality of conductive traces are formed overlying the electrodeposited insulative layer, the conductive traces connecting the conductive features to the conductive contacts on the rear surface. The unit can be incorporated in a camera module having an optical element in registration with an imaging area of the semiconductor element.
    Type: Grant
    Filed: April 25, 2007
    Date of Patent: October 5, 2010
    Assignee: Tessera Technologies Hungary Kft.
    Inventors: Vage Oganesian, Andrey Grinman, Charles Rosenstein, Felix Hazanovich, David Ovrutsky, Avi Dayan, Yulia Aksenton, Ilya Hecht
  • Patent number: 7781240
    Abstract: An integrally packaged optronic integrated circuit device (310) including an integrated circuit die (322) containing at least one of a radiation emitter and radiation receiver and having top and bottom surfaces formed of electrically insulative and mechanically protective material, at least one of the surfaces (317) being transparent to radiation, and electrically insulative edge surfaces (314) having pads.
    Type: Grant
    Filed: October 26, 2006
    Date of Patent: August 24, 2010
    Assignee: Tessera Technologies Hungary Kft.
    Inventor: Avner Badehi
  • Patent number: 7642629
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and an active surface formed on the first generally planar surface, at least one chip scale packaging layer formed over the active surface and at least one electrical contact formed over the at least one chip scale packaging layer, the at least one electrical contact being connected to circuitry on the active surface by at least one pad formed on the first generally planar surface.
    Type: Grant
    Filed: August 13, 2007
    Date of Patent: January 5, 2010
    Assignee: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Reuven Katraro, Julia Aksenton, Vage Oganesian
  • Patent number: 7495341
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and semiconductor circuitry formed over the first generally planar surface, at least one chip scale packaging layer formed over the semiconductor circuitry and the first generally planar surface, an insulation layer formed over the second generally planar surface and the edge surfaces and at least one electrical conductor formed directly on the insulation layer overlying the second generally planar surface, the at least one electrical conductor being connected to the circuitry by at least one pad formed directly on the first generally planar surface.
    Type: Grant
    Filed: January 30, 2007
    Date of Patent: February 24, 2009
    Assignee: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Julia Aksenton, Vage Oganesian
  • Patent number: 7479398
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and semiconductor circuitry formed over the first generally planar surface, at least one chip scale packaging layer formed over the semiconductor circuitry and the first generally planar surface, an insulation layer formed over the second generally planar surface and the edge surfaces and at least one electrical conductor formed directly on the insulation layer overlying the second generally planar surface, the at least one electrical conductor being connected to the circuitry by at least one pad formed directly on the first generally planar surface.
    Type: Grant
    Filed: August 21, 2007
    Date of Patent: January 20, 2009
    Assignee: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Julia Aksenton, Vage Oganesian
  • Patent number: 7408249
    Abstract: A packaged integrated circuit and method for producing thereof, including an integrated circuit substrate lying in a substrate plane and having electrical circuitry formed thereon, a package enclosing the integrated circuit substrate and defining first and second planar surfaces generally parallel to the substrate plane and a plurality of electrical contacts, each connected to the electrical circuitry at the substrate plane, at least some of the plurality of electrical contacts extending onto the first planar surface and at least some of the plurality of electrical contacts extending onto the second planar surface.
    Type: Grant
    Filed: December 19, 2001
    Date of Patent: August 5, 2008
    Assignee: Tessera Technologies Hungary Kft.
    Inventor: Avner Badihi
  • Publication number: 20080150121
    Abstract: A method of making a microelectronic assembly includes providing a semiconductor wafer having contacts accessible at a first surface, forming compliant bumps over the first surface and depositing a sacrificial layer over the compliant bumps. The method includes grinding the sacrificial layer and the compliant bumps so as to planarize top surfaces of the compliant bumps, whereby the planarized top surfaces are accessible through said sacrificial layer. The sacrificial layer is removed to expose the compliant bumps and the contacts. A silicone layer is deposited over the compliant bumps and portions of the silicone layer are removed to expose the contacts accessible at the first surface of the semiconductor wafer. Conductive traces are formed having first ends electrically connected with the contacts and second ends overlying the compliant bumps and conductive elements are provided atop the second ends of the traces.
    Type: Application
    Filed: December 20, 2006
    Publication date: June 26, 2008
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Vage Oganesian, Guilian Gao, Belgacem Haba, David Ovrutsky
  • Publication number: 20080099907
    Abstract: A method is provided for fabricating a unit including a semiconductor element such as a sensor unit, e.g., for optical imaging. A semiconductor element has plurality of conductive features exposed at the front surface and semiconductive or conductive material exposed at at least one of the front and rear surfaces. At least some of the conductive features are insulated from the exposed semiconductive or conductive material. By electrodeposition, an insulative layer is formed to overlie the at least one of exposed semiconductive material or conductive material. Subsequently, a plurality of conductive contacts and a plurality of conductive traces are formed overlying the electrodeposited insulative layer, the conductive traces connecting the conductive features to the conductive contacts on the rear surface. The unit can be incorporated in a camera module having an optical element in registration with an imaging area of the semiconductor element.
    Type: Application
    Filed: April 25, 2007
    Publication date: May 1, 2008
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Vage Oganesian, Andrey Grinman, Charles Rosenstein, Felix Hazanovich, David Ovrutsky, Avi Dayan, Yulia Aksenton, Ilya Hecht
  • Publication number: 20080099900
    Abstract: A method is provided for fabricating a unit including a semiconductor element such as a sensor unit, e.g., for optical imaging. A semiconductor element has plurality of conductive features exposed at the front surface and semiconductive or conductive material exposed at least one of the front and rear surfaces. At least some of the conductive features are insulated from the exposed semiconductive or conductive material. By electrodeposition, an insulative layer is formed to overlie the at least one of exposed semiconductive material or conductive material. Subsequently, a plurality of conductive contacts and a plurality of conductive traces are formed overlying the electrodeposited insulative layer, the conductive traces connecting the conductive features to the conductive contacts. The unit can be incorporated in a camera module having an optical element in registration with an imaging area of the semiconductor element.
    Type: Application
    Filed: October 31, 2006
    Publication date: May 1, 2008
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Vage Oganesian, David Ovrutsky, Charles Rosenstein, Belgacem Haba, Giles Humpston
  • Publication number: 20080017879
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and semiconductor circuitry formed over the first generally planar surface, at least one chip scale packaging layer formed over the semiconductor circuitry and the first generally planar surface, an insulation layer formed over the second generally planar surface and the edge surfaces and at least one electrical conductor formed directly on the insulation layer overlying the second generally planar surface, the at least one electrical conductor being connected to the circuitry by at least one pad formed directly on the first generally planar surface.
    Type: Application
    Filed: August 21, 2007
    Publication date: January 24, 2008
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Julia Aksenton, Vage Oganesian
  • Publication number: 20080012115
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and an active surface formed on the first generally planar surface, at least one chip scale packaging layer formed over the active surface and at least one electrical contact formed over the at least one chip scale packaging layer, the at least one electrical contact being connected to circuitry on the active surface by at least one pad formed on the first generally planar surface.
    Type: Application
    Filed: August 13, 2007
    Publication date: January 17, 2008
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Reuven Katraro, Julia Aksenton, Vage Oganesian
  • Patent number: 7265440
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and an active surface formed on the first generally planar surface, at least one chip scale packaging layer formed over the active surface and at least one electrical contact formed over the at least one chip scale packaging layer, the at least one electrical contact being connected to circuitry on the active surface by at least one pad formed on the first generally planar surface.
    Type: Grant
    Filed: May 10, 2005
    Date of Patent: September 4, 2007
    Assignee: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Reuven Katraro, Julia Aksenton, Vage Oganesian
  • Publication number: 20070190747
    Abstract: Methods are provided for making a plurality of lidded microelectronic elements. In an exemplary embodiment, a lid wafer is assembled with a device wafer. Desirably, the lid wafer is severed into a plurality of lid elements to remove portions of the lid wafer overlying contacts at a front face of the device wafer adjacent to dicing lanes of the device wafer. Thereafter, desirably, the device wafer is severed along the dicing lanes to provide a plurality of lidded microelectronic elements.
    Type: Application
    Filed: January 19, 2007
    Publication date: August 16, 2007
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Giles Humpston, Michael Nystrom, Vage Oganesian, Yulia Aksenton, Osher Avsian, Robert Burtzlaff, Avi Dayan, Andrey Grinman, Felix Hazanovich, Ilya Hecht, Charles Rosenstein, David Ovrutsky
  • Publication number: 20070190691
    Abstract: Packaged microelectronic elements are provided. In an exemplary embodiment, a microelectronic element having a front face and a plurality of peripheral edges bounding the front face has a device region at the front face and a contact region with a plurality of exposed contacts adjacent to at least one of the peripheral edges. The packaged element may include a plurality of support walls overlying the front face of the microelectronic element such that a lid can be mounted to the support walls above the microelectronic element. For example, the lid may have an inner surface confronting the front face. In a particular embodiment, some of the contacts can be exposed beyond edges of the lid.
    Type: Application
    Filed: January 19, 2007
    Publication date: August 16, 2007
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Giles Humpston, Michael Nystrom, Vage Oganesian, Yulia Aksenton, Osher Avsian, Robert Burtzlaff, Avi Dayan, Andrey Grinman, Felix Hazanovich, Ilya Hecht, Charles Rosenstein, David Ovrutsky, Mitchell Reifel
  • Publication number: 20070138498
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and semiconductor circuitry formed over the first generally planar surface, at least one chip scale packaging layer formed over the semiconductor circuitry and the first generally planar surface, an insulation layer formed over the second generally planar surface and the edge surfaces and at least one electrical conductor formed directly on the insulation layer overlying the second generally planar surface, the at least one electrical conductor being connected to the circuitry by at least one pad formed directly on the first generally planar surface.
    Type: Application
    Filed: January 30, 2007
    Publication date: June 21, 2007
    Applicant: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Julia Aksenton, Vage Oganesian
  • Patent number: 7192796
    Abstract: An integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and semiconductor circuitry formed over the first generally planar surface, at least one chip scale packaging layer formed over the semiconductor circuitry and the first generally planar surface, an insulation layer formed over the second generally planar surface and the edge surfaces and at least one electrical conductor formed directly on the insulation layer overlying the second generally planar surface, the at least one electrical conductor being connected to the circuitry by at least one pad formed directly on the first generally planar surface.
    Type: Grant
    Filed: July 2, 2004
    Date of Patent: March 20, 2007
    Assignee: Tessera Technologies Hungary Kft.
    Inventors: Gil Zilber, Julia Aksenton, Vage Oganesian
  • Publication number: 20070042562
    Abstract: An integrally packaged optronic integrated circuit device (310) including an integrated circuit die (322) containing at least one of a radiation emitter and radiation receiver and having top and bottom surfaces formed of electrically insulative and mechanically protective material, at least one of the surfaces (317) being transparent to radiation, and electrically insulative edge surfaces (314) having pads.
    Type: Application
    Filed: October 26, 2006
    Publication date: February 22, 2007
    Applicant: Tessera Technologies Hungary Kft.
    Inventor: Avner Badehi
  • Publication number: 20070040180
    Abstract: An integrally packaged optronic integrated circuit device including an integrated circuit die containing at least one of a radiation emitter and radiation receiver and having a transparent packaging layer overlying a surface of the die, the transparent packaging layer having an opaque coating adjacent to edges of the layer.
    Type: Application
    Filed: October 26, 2006
    Publication date: February 22, 2007
    Applicant: Tessera Technologies Hungary Kft.
    Inventor: Avner Badehi