Abstract: Described embodiments relate to a method of testing fully buffered memory modules that involves placing a buffer device, a test vectors generator, and a switch into a memory device tester, coupling the buffer device and the test vectors generator to the switch inside the tester, coupling the switch to an identical buffer device that is located on a memory module with plurality of DRAM devices, and testing the plurality of DRAM devices and the buffer device of the memory module. An apparatus implementing the method comprises a memory device tester, a memory bus, and a plurality of memory modules under test, the tester and the plurality of memory modules connected to the memory bus in a point-to-point manner, the tester comprising a buffer device, a test vectors generator, and a switch, the tester connected to the memory bus through the switch, each memory module under test having a plurality of DRAM devices and an identical buffer device.
Type:
Grant
Filed:
December 15, 2006
Date of Patent:
May 26, 2009
Assignee:
King Tiger Technology, Inc.
Inventors:
Hong Liang Chan, Allen Lawrence, Sunny Chang, Joseph C. Klein, Bosco Lai
Abstract: Described embodiments relate to a method of testing fully buffered memory modules that involves placing a buffer device, a test vectors generator, and a switch into a memory device tester, coupling the buffer device and the test vectors generator to the switch inside the tester, coupling the switch to an identical buffer device that is located on a memory module with plurality of DRAM devices, and testing the plurality of DRAM devices and the buffer device of the memory module. An apparatus implementing the method comprises a memory device tester, a memory bus, and a plurality of memory modules under test, the tester and the plurality of memory modules connected to the memory bus in a point-to-point manner, the tester comprising a buffer device, a test vectors generator, and a switch, the tester connected to the memory bus through the switch, each memory module under test having a plurality of DRAM devices and an identical buffer device.
Type:
Application
Filed:
December 15, 2006
Publication date:
June 21, 2007
Applicant:
King Tiger Technology, Inc.
Inventors:
Hong Chan, Allen Lawrence, Sunny Chang, Joseph Klein, Bosco Lai
Abstract: Electronic devices, such as memory devices are tested by applying test data, such as vectors of memory data having data field, control and address information, with a tester to detect error responses. Applied test data is captured, compressed and stored for subsequent analysis to isolate the test data associated with the error response. The saved compressed test data is de-compressed to replay the test data for a logic analyzer so that adequate history of the test data exists to determine the test cycles that included the stimulus associated with the error response. Identification of the test cycles that include the stimulus associated with the error response allows creation of test programs that run in reduced time by avoiding empty test cycles not associated with the error response.
Type:
Grant
Filed:
June 20, 2003
Date of Patent:
December 12, 2006
Assignee:
King Tiger Technology, Inc.
Inventors:
Archer Lawrence, Jack Little, Brian Kleen, Robert Barr