Patents Assigned to Translogic Technology, Inc.
-
Publication number: 20030212972Abstract: A flip-flop is characterized at a given voltage, temperature, and process corner by generating a plurality of rise time setup tables for the flip-flop, generating a plurality of fall time setup tables for the flip-flop, generating a plurality of rise time CQ tables for the flip-flop, and generating a plurality of fall time CQ tables for the flip-flop. The multiple tables are included in at least one library.Type: ApplicationFiled: May 13, 2002Publication date: November 13, 2003Applicant: Translogic Technology, Inc.Inventor: Dzung Joseph Tran
-
Publication number: 20020190771Abstract: A flip-flop includes an input stage to receive a data signal and an output stage to provide an output signal. A clock input is directly connected to a transmission gate of the output stage and coupled by way of a delay circuit to a transmission gate of the input stage. A first latch is coupled between the transmission gate of the input stage and the output stage.Type: ApplicationFiled: December 13, 2001Publication date: December 19, 2002Applicant: Translogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark Warren Acuff
-
Patent number: 6469541Abstract: A digital circuit configured to receive three or more input signals and produce an output signal corresponding to either an XOR or XNOR of the input signals. In one embodiment of the invention, the circuit includes a first section connected in series with a second section to form a three-input XOR or XNOR gate. The first section is a two-input XOR or XNOR circuit having no more than eight transistors, including two transmission gate pairs. The second section is a two-input XOR or XNOR circuit having no more than six transistors, including one transmission gate pair.Type: GrantFiled: December 5, 2001Date of Patent: October 22, 2002Assignee: Translogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark W. Acuff
-
Patent number: 6356112Abstract: A digital circuit configured to receive three or more input signals and produce an output signal corresponding to either an XOR or XNOR of the input signals. In one embodiment of the invention, the circuit includes a first section connected in series with a second section to form a three-input XOR or XNOR gate. The first section is a two-input XOR or XNOR circuit having no more than eight transistors, including two transmission gate pairs. The second section is a two-input XOR or XNOR circuit having no more than six transistors, including one transmission gate pair.Type: GrantFiled: March 28, 2000Date of Patent: March 12, 2002Assignee: Translogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark W. Acuff
-
Patent number: 6288593Abstract: A digital electronic circuit having first and second sections. The first section is adapted to transmit one of N input signals. The second section is adapted to receive the signal transmitted by the first section and one or more control signals. The second section is configured to output either an inverse of the signal transmitted by the first section or a logical 0, or to output either an inverse of the signal transmitted by the first section or a logical 1. The second section also may be selectively configurable.Type: GrantFiled: January 4, 2000Date of Patent: September 11, 2001Assignee: Translogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark W. Acuff
-
Patent number: 6184718Abstract: A dynamic logic circuit that uses substantially constant power and that has substantially constant propagation delay, independent of the number of inputs the dynamic logic circuit contains. In one embodiment of the circuit, an evaluation transistor is positioned between a precharge transistor and a dynamic logic block. The evaluation transistor separates a precharge node from the logic block during a precharge clock phase so that the logic block is not charged. A delay coupled to the precharge transistor allows the precharge transistor to remain activated during a portion of an evaluation clock phase to overcome any effects of charge-sharing between the precharge node and the dynamic logic block. Because the evaluation transistor separates the logic block from the precharge node, the precharge node can be charged independently of the number of inputs present in the dynamic logic block.Type: GrantFiled: July 7, 1999Date of Patent: February 6, 2001Assignee: Translogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark Warren Acuff
-
Patent number: 5894227Abstract: A level restore circuit used in MOS logic circuit design provides a voltage swing from a valid low to a valid high logic level in response to an input signal ranging from a degraded voltage high signal to a logic low signal. An input stage receives the degraded logic signal and provides separate gate drive signals to an inverter. An inverter in the intermediate stage receives the separate drive signals and provides an inverted signal output at a valid logic level. The intermediate stage also includes a pull-up device to pull up one of the gate nodes of the inverter to a logic high level. An output stage can optionally be coupled to the inverter to isolate it from a load.Type: GrantFiled: March 15, 1996Date of Patent: April 13, 1999Assignee: Translogic Technology, Inc.Inventor: Mark W. Acuff
-
Patent number: 5859547Abstract: A dynamic logic circuit that uses substantially constant power and that has substantially constant propagation delay, independent of the number of inputs the dynamic logic circuit contains. In one embodiment of the circuit, an evaluation transistor is positioned between a precharge transistor and a dynamic logic block. The evaluation transistor separates a precharge node from the logic block during a precharge clock phase so that the logic block is not charged. A delay coupled to the precharge transistor allows the precharge transistor to remain activated during a portion of an evaluation clock phase to overcome any effects of charge-sharing between the precharge node and the dynamic logic block. Because the evaluation transistor separates the logic block from the precharge node, the precharge node can be charged independently of the number of inputs present in the dynamic logic block.Type: GrantFiled: December 20, 1996Date of Patent: January 12, 1999Assignee: TransLogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark Warren Acuff
-
Patent number: 5796128Abstract: A gate array architecture adapted for serial multiplexer-based circuits. In one embodiment, the gate array contains base cells having functional but isolated serial multiplexer circuits therein. In another embodiment, a base cell contains a single serial multiplexer circuit divisible into varying-sized (size corresponding to the number of inputs) derivative serial multiplexer circuits. In either embodiment, the serial multiplexer circuits within the base cell may be formed from P- and N-channel transistors of varying size. The transistor sizes are chosen to optimize the efficiency of serial multiplexer-based circuits.Type: GrantFiled: July 25, 1996Date of Patent: August 18, 1998Assignee: TransLogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark Warren Acuff
-
Patent number: 5780883Abstract: A gate array architecture adapted for circuits containing transmission gates. In one embodiment, the gate array architecture contains a base row having at least four alternating P- and N-channel transistor rows. The transistor rows are positioned between a first voltage and a second voltage rail. In another embodiment, the rows adjacent the first and second voltage rails have larger transistors to facilitate connection of the transistors as inverters or buffers. The rows more remotely positioned from the first and second voltage rails have smaller transistor sizes to facilitate connection of the transistors as transmission gates. The gate array architecture is particularly efficient when used to create serial multiplexer-based circuits.Type: GrantFiled: February 28, 1997Date of Patent: July 14, 1998Assignee: TransLogic Technology, Inc.Inventors: Dzung Joseph Tran, Mark Warren Acuff
-
Patent number: 5548231Abstract: A serial differential cell includes complementary positive and negative pass gate networks coupled to a differential amplifier, which produces a valid logic output. The complementary pass gate networks can include one or more pass gate stages coupled in series. In a serial differential multiplexer, a stage includes first and second inputs, and a select input for controlling which input is passed to an output of the stage. For multiple stages, the output of a first stage is coupled to one of the inputs of a next stage. A number of stages can be coupled together in series to form networks, with a differential amplifier coupled between positive and negative networks where necessary to provide a valid logic output.Type: GrantFiled: June 2, 1995Date of Patent: August 20, 1996Assignee: TransLogic Technology, Inc.Inventor: Joseph Tran