Patents Assigned to UBIQ SEMICONDUCTOR CORP.
  • Patent number: 10475792
    Abstract: Provided is a power transistor device including a substrate structure, a first conductive layer, a second conductive layer and a third conductive layer. The substrate structure has a base portion and fin portions. The fin portions protrude from a surface of the base portion and extend along a first direction. The first conductive layer is disposed across the fin portions and extends along a second direction different from the first direction. The second conductive layer is disposed across the fin portions, is located at one side of the first conductive layer and extends along the second direction. The first spacer is disposed between and in physical contact with the first conductive layer and the second conductive layer.
    Type: Grant
    Filed: October 11, 2018
    Date of Patent: November 12, 2019
    Assignee: UBIQ Semiconductor Corp.
    Inventor: Chin-Fu Chen
  • Publication number: 20190326430
    Abstract: A power semiconductor device including a substrate having an active region and a terminal region is provided. The terminal region surrounds the active region. A first epitaxial layer is disposed on the substrate in the active region and the terminal region. A second epitaxial layer is disposed on the first epitaxial layer. The second epitaxial layer includes a first termination trench, a second termination trench, and a third termination trench. The first termination trench is disposed in the terminal region and is adjacent to the active region. The second termination trench is disposed in the terminal region. The third termination trench is disposed in the terminal region. The second termination trench is located between the first termination trench and the third termination trench. The third termination trench has a third electrode electrically connected to a drain.
    Type: Application
    Filed: August 31, 2018
    Publication date: October 24, 2019
    Applicant: UBIQ Semiconductor Corp.
    Inventor: Chin-Fu Chen
  • Patent number: 10438941
    Abstract: A semiconductor apparatus including a substrate, an electrostatic discharge protection device, a resistor device, and a first metal layer is provided. The substrate defines a pad area and includes a first area and a second area. The first area has a recess, the second area is disposed in the recess, and the pad area is partially overlapped with the first area and the second area. The electrostatic discharge protection device is disposed in the first area of the substrate. The resistor device is disposed in the second area of the substrate. The first metal layer is disposed above and electrically connected to the electrostatic discharge protection device and the resistor device.
    Type: Grant
    Filed: May 31, 2018
    Date of Patent: October 8, 2019
    Assignee: UBIQ Semiconductor Corp.
    Inventors: Yi-Yun Tsai, Chih-Hung Chen, Chin-Fu Chen
  • Patent number: 10418442
    Abstract: Provided is a trench gate MOSFET including a substrate of a first conductivity type, an epitaxial layer of the first conductivity type, a first conductive layer of a second conductivity type, a second conductive layer and an interlayer insulating layer. The epitaxial layer is disposed on the substrate and has at least one trench therein. The first conductive layer is disposed in the lower portion of the trench and in physical contact with the epitaxial layer. The second conductive layer is disposed in the upper portion of the trench. The interlayer insulating layer is disposed between the first conductive layer and the second conductive layer.
    Type: Grant
    Filed: July 20, 2018
    Date of Patent: September 17, 2019
    Assignee: UBIQ Semiconductor Corp.
    Inventors: Chin-Fu Chen, Yi-Yun Tsai
  • Publication number: 20190267449
    Abstract: Provided is a trench gate MOSFET including a substrate of a first conductivity type, an epitaxial layer of the first conductivity type, a first conductive layer of a second conductivity type, a second conductive layer and an interlayer insulating layer. The epitaxial layer is disposed on the substrate and has at least one trench therein. The first conductive layer is disposed in the lower portion of the trench and in physical contact with the epitaxial layer. The second conductive layer is disposed in the upper portion of the trench. The interlayer insulating layer is disposed between the first conductive layer and the second conductive layer.
    Type: Application
    Filed: July 20, 2018
    Publication date: August 29, 2019
    Applicant: UBIQ Semiconductor Corp.
    Inventors: Chin-Fu Chen, Yi-Yun Tsai
  • Publication number: 20190245033
    Abstract: A power semiconductor device including a substrate having an active region and a terminal region is provided. The active region has a plurality of first trenches. The terminal region has a second trench. The first trenches are extended along a first direction and arranged along a second direction. The second trench is extended along the second direction. The first direction is intersected with the second direction. The second trench has a plurality of protruding portions respectively located between two adjacent first trenches.
    Type: Application
    Filed: April 11, 2018
    Publication date: August 8, 2019
    Applicant: UBIQ Semiconductor Corp.
    Inventor: Chin-Fu Chen
  • Publication number: 20190244952
    Abstract: A semiconductor apparatus including a substrate, an electrostatic discharge protection device, a resistor device, and a first metal layer is provided. The substrate defines a pad area and includes a first area and a second area. The first area has a recess, the second area is disposed in the recess, and the pad area is partially overlapped with the first area and the second area. The electrostatic discharge protection device is disposed in the first area of the substrate. The resistor device is disposed in the second area of the substrate. The first metal layer is disposed above and electrically connected to the electrostatic discharge protection device and the resistor device.
    Type: Application
    Filed: May 31, 2018
    Publication date: August 8, 2019
    Applicant: UBIQ Semiconductor Corp.
    Inventors: Yi-Yun Tsai, Chih-Hung Chen, Chin-Fu Chen
  • Patent number: 10269945
    Abstract: A power transistor device including a substrate structure, a first conductive layer, a second conductive layer, and a third conductive layer is provided. The substrate structure has a base portion and fin portions. The fin portions protrude from a surface of the base portion. The first conductive layer is disposed across the fin portions and has a first side and a second side opposite to each other. The second conductive layer is disposed across the fin portions and is located at the first side of the first conductive layer. The third conductive layer is disposed across the fin portions and is located at the second side of the first conductive layer. The first conductive layer, the second conductive layer, the third conductive layer, and the fin portions are insulated from each other. An extending direction of the first, second, and third conductive layers intersects a length direction of the fin portions.
    Type: Grant
    Filed: January 18, 2018
    Date of Patent: April 23, 2019
    Assignee: UBIQ Semiconductor Corp.
    Inventor: Chin-Fu Chen
  • Patent number: 10243036
    Abstract: A semiconductor structure including a substrate, a first dielectric layer, a first conductive layer, a positioning part, two spacers, and a second conductive layer is provided. The substrate has a first trench. The first dielectric layer is disposed on a surface of the first trench. The first conductive layer is filled in the first trench and located on the first dielectric layer. The positioning part is disposed on the substrate and has a first opening. The first opening exposes the first trench. The spacers are disposed on two sidewalls of the first opening and expose the first conductive layer. The second conductive layer is filled in the first opening and electrically connected to the first conductive layer. The semiconductor structure can prevent the generation of leakage current while maintaining a high breakdown voltage.
    Type: Grant
    Filed: January 12, 2018
    Date of Patent: March 26, 2019
    Assignee: UBIQ Semiconductor Corp.
    Inventors: Yi-Yun Tsai, Chih-Hung Chen, Chin-Fu Chen
  • Publication number: 20190043859
    Abstract: Provided is a power transistor device including a substrate structure, a first conductive layer, a second conductive layer and a third conductive layer. The substrate structure has a base portion and fin portions. The fin portions protrude from a surface of the base portion and extend along a first direction. The first conductive layer is disposed across the fin portions and extends along a second direction different from the first direction. The second conductive layer is disposed across the fin portions, is located at one side of the first conductive layer and extends along the second direction. The first spacer is disposed between and in physical contact with the first conductive layer and the second conductive layer.
    Type: Application
    Filed: October 11, 2018
    Publication date: February 7, 2019
    Applicant: UBIQ Semiconductor Corp.
    Inventor: Chin-Fu Chen
  • Publication number: 20180358455
    Abstract: A power transistor device including a substrate structure, a first conductive layer, a second conductive layer, and a third conductive layer is provided. The substrate structure has a base portion and fin portions. The fin portions protrude from a surface of the base portion. The first conductive layer is disposed across the fin portions and has a first side and a second side opposite to each other. The second conductive layer is disposed across the fin portions and is located at the first side of the first conductive layer. The third conductive layer is disposed across the fin portions and is located at the second side of the first conductive layer. The first conductive layer, the second conductive layer, the third conductive layer, and the fin portions are insulated from each other. An extending direction of the first, second, and third conductive layers intersects a length direction of the fin portions.
    Type: Application
    Filed: January 18, 2018
    Publication date: December 13, 2018
    Applicant: UBIQ Semiconductor Corp.
    Inventor: Chin-Fu Chen
  • Publication number: 20180337229
    Abstract: A semiconductor structure including a substrate, a first dielectric layer, a first conductive layer, a positioning part, two spacers, and a second conductive layer is provided. The substrate has a first trench. The first dielectric layer is disposed on a surface of the first trench. The first conductive layer is filled in the first trench and located on the first dielectric layer. The positioning part is disposed on the substrate and has a first opening. The first opening exposes the first trench. The spacers are disposed on two sidewalls of the first opening and expose the first conductive layer. The second conductive layer is filled in the first opening and electrically connected to the first conductive layer. The semiconductor structure can prevent the generation of leakage current while maintaining a high breakdown voltage.
    Type: Application
    Filed: January 12, 2018
    Publication date: November 22, 2018
    Applicant: UBIQ Semiconductor Corp.
    Inventors: Yi-Yun Tsai, Chih-Hung Chen, Chin-Fu Chen
  • Patent number: 10043790
    Abstract: A diode device of a transient voltage suppressor (TVS) is disclosed. The diode device includes a substrate, a first well, a second well, a first electrode and a second electrode. The substrate has a first surface. The first well is formed in the substrate and near the first surface. The second well is formed in the substrate and near the first surface. There is a gap between the first well and the second well. The first electrode is electrically connected with the first well. The second electrode is electrically connected with the second well. A current path is formed from the first electrode, the first well, the substrate, the second well to the second electrode. The current path passes through a plurality of PN junctions to form an equivalent circuit having a plurality of equivalent capacitances coupled in series.
    Type: Grant
    Filed: April 26, 2016
    Date of Patent: August 7, 2018
    Assignee: UBIQ SEMICONDUCTOR CORP.
    Inventor: Chih-Hao Chen
  • Patent number: 9954355
    Abstract: A transient voltage suppressor (TVS) apparatus includes a plurality of input/output (I/O) pins, a plurality of ground pins, and a substrate. The substrate includes a plurality of division parts and a carrier part. The carrier part carries a chip. The division parts are disposed between each of the I/O pins and the ground pins. The chip is electrically connected to the I/O pins and the ground pins, and the division parts are electrically insulated from the I/O pins and the ground pins.
    Type: Grant
    Filed: February 22, 2017
    Date of Patent: April 24, 2018
    Assignee: UBIQ Semiconductor Corp.
    Inventor: Chih-Hao Chen
  • Publication number: 20180109103
    Abstract: A transient voltage suppressor (TVS) apparatus includes a plurality of input/output (I/O) pins, a plurality of ground pins, and a substrate. The substrate includes a plurality of division parts and a carrier part. The carrier part carries a chip. The division parts are disposed between each of the I/O pins and the ground pins. The chip is electrically connected to the I/O pins and the ground pins, and the division parts are electrically insulated from the I/O pins and the ground pins.
    Type: Application
    Filed: February 22, 2017
    Publication date: April 19, 2018
    Applicant: UBIQ Semiconductor Corp.
    Inventor: Chih-Hao Chen
  • Patent number: 9773770
    Abstract: A semiconductor device includes a semiconductor substrate and a first semiconductor element. The semiconductor substrate has a circuit core area. The first semiconductor element is arranged on the semiconductor substrate and at least partially surrounds the periphery of the circuit core area. A layout area of the first semiconductor element is larger than a layout area of any of the semiconductor elements in the circuit core area.
    Type: Grant
    Filed: September 25, 2015
    Date of Patent: September 26, 2017
    Assignee: UBIQ Semiconductor Corp.
    Inventors: Kei-Kang Hung, Chih-Hao Chen
  • Patent number: 9741708
    Abstract: Provided is a transient voltage suppressor including a substrate, a well region of a first conductivity type, a first doped region of a second conductivity type, and a second doped region of the second conductivity type. The substrate is electrically floating. The well region is located in the substrate. The first doped region is located in the well region to form a diode, and the first doped region is electrically connected to a first voltage. The second doped region is located in the well region, and the second doped region is electrically connected to a second voltage.
    Type: Grant
    Filed: June 25, 2015
    Date of Patent: August 22, 2017
    Assignee: UBIQ Semiconductor Corp.
    Inventors: Kei-Kang Hung, Chau-Chun Wen
  • Patent number: 9583560
    Abstract: A power semiconductor device of stripe cell geometry including a substrate, a plurality of striped power semiconductor units, and a guard ring structure is provided. The substrate has an active area and a termination area surrounding the active area defined thereon. The striped semiconductor unit includes a striped gate conductive structure. The striped semiconductor units are located in the active area. The guard ring structure is located in the termination area and includes at least a ring-shaped conductive structure surrounding the striped power semiconductor units. The ring-shaped conductive structure and the striped gate conductive structures are formed on the same conductive layer, and at least one of the striped gate conductive structures is separated from the nearby ring-shaped conductive structure and electrically connected to the nearby ring-shaped conductive structure through the gate metal pad.
    Type: Grant
    Filed: March 4, 2015
    Date of Patent: February 28, 2017
    Assignee: UBIQ SEMICONDUCTOR CORP.
    Inventors: Kao-Way Tu, Yi-Yun Tsai, Yuan-Shun Chang
  • Patent number: 9531370
    Abstract: A transmitter, a common mode transceiver using the same, and an operating method thereof are provided. The transmitter includes a first transistor group and a second transistor group. The first transistor group includes a first transistor connected in series with a second transistor, wherein the second transistor is applied a first well-tracking control. The second transistor group includes a third transistor connected in series with a fourth transistor, wherein the third transistor is applied a second well-tracking control. There is an output node between the first transistor group and the second transistor group, and the second transistor and the third transistor are coupled to the output node. The present invention can effectively block leakage paths in common mode operation, and can enhance ESD protection capability.
    Type: Grant
    Filed: January 22, 2016
    Date of Patent: December 27, 2016
    Assignee: UBIQ Semiconductor Corp.
    Inventors: Chih-Hao Chen, Kei-Kang Hung
  • Patent number: 9406795
    Abstract: A trench gate MOSFET is provided. An epitaxial layer is disposed on a substrate. A body layer is disposed in the epitaxial layer. The epitaxial layer has a first trench therein, the body layer has a second trench therein, and the first trench is disposed below the second trench. A first insulating layer is disposed on a surface of the first trench. A second insulating layer is disposed in the first trench. A first conductive layer is disposed between the first and second insulating layers. A second conductive layer is disposed in the second trench. A third insulating layer is disposed between the second conductive layer and the body layer and between the second conductive layer and the first conductive layer. A dielectric layer is disposed on the epitaxial layer and covers the second conductive layer. Two doped regions are disposed in the body layer respectively beside the second trench.
    Type: Grant
    Filed: September 26, 2014
    Date of Patent: August 2, 2016
    Assignee: UBIQ Semiconductor Corp.
    Inventors: Chien-Ling Chan, Chi-Hsiang Lee