Patents Assigned to Unisantis Electronics
  • Publication number: 20100213539
    Abstract: It is intended to provide a semiconductor device including a MOS transistor, comprising: a semiconductor pillar; one of a drain region and a source region formed in contact with a lower part of the semiconductor pillar; a first gate formed around a sidewall of the semiconductor pillar through a first dielectric film therebetween; and an epitaxial semiconductor layer formed on a top surface of the semiconductor pillar, wherein the other of the source region and the drain region is formed so as to be at least partially in the epitaxial semiconductor layer, and wherein: the other of the source region and the drain region has a top surface having an area greater than that of the top surface of the semiconductor pillar.
    Type: Application
    Filed: February 12, 2010
    Publication date: August 26, 2010
    Applicant: Unisantis Electronics (Japan) Ltd.
    Inventors: Fujio Masuoka, Shintaro Arai
  • Publication number: 20100200913
    Abstract: It is intended to achieve a sufficiently-small SRAM cell area and a stable operation margin in an E/R type 4T-SRAM comprising a vertical transistor SGT. In a static type memory cell made up using four MOS transistors and two load resistor elements, each of the MOS transistor constituting the memory cell is formed on a planar silicon layer formed on a buried oxide film, to have a structure where a drain, a gate and a source are arranged in a vertical direction, wherein the gate is formed to surround a pillar-shaped semiconductor layer, and each of the load resistor elements is made of polysilicon and formed on the planar silicon layer.
    Type: Application
    Filed: February 11, 2010
    Publication date: August 12, 2010
    Applicant: Unisantis Electronics (Japan) Ltd.
    Inventors: Fujio Masuoka, Shintaro Arai
  • Publication number: 20100187600
    Abstract: It is an object to provide an SGT production method capable of obtaining a structure for reducing a resistance of a gate, a desired gate length, desired source and drain configurations and a desired diameter of a pillar-shaped semiconductor.
    Type: Application
    Filed: February 3, 2010
    Publication date: July 29, 2010
    Applicant: Unisantis Electronics (Japan) Ltd.
    Inventors: Fujio Masuoka, Shintaro Arai, Hiroki Nakamura, Tomohiko Kudo
  • Publication number: 20100102362
    Abstract: It is intended to provide a solid-state image pickup element capable of reducing an area of a read channel to increase a ratio of a surface area of a light-receiving section to the overall surface area of one pixel.
    Type: Application
    Filed: October 21, 2009
    Publication date: April 29, 2010
    Applicant: Unisantis Electronics (Japan) Ltd.
    Inventors: Fujio Masuoka, Hiroki Nakamura
  • Publication number: 20100087017
    Abstract: It is intended to produce a semiconductor device with a stable gate length, using an end-point detection process based on monitoring a plasma emission intensity during dry etching for setting a gate length.
    Type: Application
    Filed: September 1, 2009
    Publication date: April 8, 2010
    Applicant: Unisantis Electronics (Japan) Ltd.
    Inventors: Fujio Masuoka, Shintaro Arai
  • Publication number: 20090283804
    Abstract: It is an object to provide a CCD solid-state image sensor, in which an area of a read channel is reduced and a rate of a surface area of a light receiving portion (photodiode) to an area of one pixel is increased.
    Type: Application
    Filed: July 24, 2009
    Publication date: November 19, 2009
    Applicant: Unisantis Electronics (Japan) Ltd.
    Inventors: Fujio Masuoka, Hiroki Nakamura
  • Publication number: 20090161441
    Abstract: To provide a NOR-type nonvolatile semiconductor memory that can inject electric charge into a charge accumulation layer through the use of an FN tunnel current without compromising an increase in the packing density of memory cells. The above problem is solved by a nonvolatile semiconductor memory in which nonvolatile semiconductor memory cells are arranged in a matrix, each nonvolatile semiconductor memory cell having an island semiconductor layer in which a drain diffusion layer formed in the upper part of the island semiconductor layer, a source diffusion layer formed in the lower part of the island semiconductor layer, a charge accumulation layer formed on a channel region of the side wall sandwiched between the drain diffusion layer and the source diffusion layer via a gate insulation film, and a control gate formed on the charge accumulation layer are formed.
    Type: Application
    Filed: January 12, 2009
    Publication date: June 25, 2009
    Applicants: Unisantis Electronics (Japan) Ltd., TOHOKU UNIVERSITY
    Inventors: Fujio Masuoka, Hiroki Nakamura
  • Publication number: 20090129171
    Abstract: It is an object of the present invention to provide a nonvolatile semiconductor memory including memory cells using side walls of island semiconductor layers which avoid lowing of the writing speed and the reading speed.
    Type: Application
    Filed: January 12, 2009
    Publication date: May 21, 2009
    Applicants: Unisantis Electronics (Japan) Ltd., TOHOKU UNIVERSITY
    Inventors: Fujio Masuoka, Hiroki Nakamura
  • Publication number: 20090065832
    Abstract: It is an object of the present invention to provide an image sensor having a high ratio of a surface area of a light receiving element to a surface area of one pixel. The above-described object is achieved by an inventive solid-state imaging device unit comprising solid-state imaging devices arranged on a substrate according to the present invention. The solid-state imaging device comprises a signal line formed on the substrate, an island shaped semiconductor placed over the signal line, and a pixel selection line connected to an upper portion of the island shaped semiconductor.
    Type: Application
    Filed: November 10, 2008
    Publication date: March 12, 2009
    Applicant: Unisantis Electronics (Japan) Ltd.
    Inventors: Fujio MASUOKA, Hiroki Nakamura
  • Publication number: 20090057722
    Abstract: There is provided a semiconductor device formed of a highly integrated high-speed CMOS inverter coupling circuit using SGTs provided on at least two stages. A semiconductor device according to the present invention is formed of a CMOS inverter coupling circuit in which n (n is two or above) CMOS inverters are coupled with each other, each of the n inverters has: a pMOS SGT; an nMOS SGT, an input terminal arranged so as to connect a gate of the pMOS SGT with a gate of the nMOS SGT; an output terminal arranged to connect a drain diffusion layer of the pMOS SGT with a drain diffusion layer of the nMOS SGT in an island-shaped semiconductor lower layer; a pMOS SGT power supply wiring line arranged on a source diffusion layer of the pMOS SGT; and an nMOS SGT power supply wiring line arranged on a source diffusion layer of the NMOS SGT, and an n?1th output terminal is connected with an nth input terminal.
    Type: Application
    Filed: September 19, 2008
    Publication date: March 5, 2009
    Applicants: Unisantis Electronics (Japan) Ltd., TOHOKU UNIVERSITY
    Inventors: Fujio Masuoka, Hiroki Nakamura