Patents Examined by Anthony Gutierrey
  • Patent number: 4910160
    Abstract: A process is disclosed for forming high-performance, high voltage PNP and NPN power transistors in a conventional monolithic, planar, epitaxial PNP junction isolated integrated circuit. The process permits independently optimizing the NPN and PNP power trransitors. Where high-voltage devices are desired a field threshold adjustment implant is applied. It also includes provisions for testing critical portions of the process at appropriate points.
    Type: Grant
    Filed: June 6, 1989
    Date of Patent: March 20, 1990
    Assignee: National Semiconductor Corporation
    Inventors: Dean Jennings, Matthew S. Buynoski
  • Patent number: 4878957
    Abstract: A dielectrically isolated semiconductor wafer substrate includes first and second semiconductive layers bonded to each other by a direct bonding technique in such a manner that an insulative layer is sandwiched therebetween. The first semiconductive layer is a first silicon layer having a (100) or (110) crystal surface orientation, while the second semiconductive layer is a second silicon layer having a (111) crystal surface orientation. Thereafter, a peripheral portion of the resultant substrate is removed, and a substrate of a slightly smaller size is obtained which is provided with an additionally formed new orientation flat.
    Type: Grant
    Filed: March 30, 1989
    Date of Patent: November 7, 1989
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yoshihiro Yamaguchi, Kiminori Watanabe, Akio Nakagawa, Kazuyoshi Furukama, Kiyoshi Fukuda, Katsujiro Tanzawa