Patents Examined by Chandro Chaudhari
  • Patent number: 5292681
    Abstract: Disclosed is fabricating a semiconductor wafer to form a memory array and peripheral area, the array comprising nonvolatile memory devices employing floating gate transistors and the peripheral area comprising CMOS transistors. A first layer of conductive material is applied atop insulating layers. A dielectric layer is applied atop the first conductive layer for use in floating gate transistors within the array. The dielectric layer and first conductive material are etched from the peripheral area, leaving patterned dielectric material and first conductive material in the array. A second layer of conductive material is applied atop the wafer to cover the peripheral area and dielectric layer of the array. The conductive and dielectric materials of the array are patterned and etched separately from the patterning and etching of conductive material of each of the first and second conductivity type CMOS transistors of the peripheral area.
    Type: Grant
    Filed: September 16, 1993
    Date of Patent: March 8, 1994
    Assignee: Micron Semiconductor, Inc.
    Inventors: Roger R. Lee, Tyler A. Lowrey, Fernando Gonzalez, J. Dennis Keller