Patents Examined by Hal L. Nguyen
  • Patent number: 10784859
    Abstract: A gate drive circuit for generating asymmetric drive voltages comprises a gate drive transformer comprising: a primary winding responsive to a pulse width module (PWM) input signal to generate a bipolar signal having a positive bias voltage and a negative bias voltage; and a secondary winding responsive to the bipolar signal to generate a PWM output signal. A first charge pump is connected to the secondary winding responsive to the PWM output signal to generate a level shifted PWM output signal. A second charge pump is connected to the secondary winding to generate a readjusted PWM output signal by decreasing at least a portion of the level shifted PWM output signal. A gate switching device is connected to the first charge pump and second charge pump. A level shifted PWM output signal establishes an ON condition and the readjusted PWM output signal establishes an OFF condition of the gate MOSFET.
    Type: Grant
    Filed: July 23, 2019
    Date of Patent: September 22, 2020
    Assignee: Raytheon Company
    Inventors: Sriram Chandrasekaran, Michael S. Hockema
  • Patent number: 8779833
    Abstract: The current-mode CMOS logarithmic function circuit provides an ultra-low power circuit that produces an output current proportional to the logarithm of the input current. An OTA (operational transconductance amplifier) constructed from CMOS transistors, in combination with two PMOS transistors configured in weak inversion mode for providing a reference voltage input and a voltage input from the input current to the OTA, provides the circuit with a high dynamic range, controllable amplitude, high accuracy, and insensitivity to temperature variation.
    Type: Grant
    Filed: March 12, 2012
    Date of Patent: July 15, 2014
    Assignee: King Fahd University of Petroleum and Minearals
    Inventors: Karama M. Al-Tamimi, Munir Ahmed Al-Absi
  • Patent number: 8237484
    Abstract: A circuit includes a clock generator to provide a clock signal, and a clock distribution circuit coupled to the clock generator and a plurality of pairs of outputs. The clock distribution circuit includes a plurality of adjustment circuits to generate a plurality of pairs of clock signals in accordance with the clock signal. A respective adjustment circuit in the plurality of adjustment circuits is to provide a respective pair of clock signals in the plurality of pairs of clock signals to a respective pair of outputs in the plurality of pairs of outputs. The respective pair of clock signals includes a first clock signal and a second clock signal. The first clock signal is a complement of the second clock signal and duty-cycle and skew errors in the first clock signal and the second clock signal are less than corresponding pre-determined values.
    Type: Grant
    Filed: June 20, 2011
    Date of Patent: August 7, 2012
    Assignee: Rambus Inc.
    Inventors: Kambiz Kaviani, Tsu-Ju Chin
  • Patent number: 7626444
    Abstract: Circuits and methods to operate an arrangement of one or more charge pumps with two or more power supplies where each supply is able to vary over a range of voltages, and where any one supply can be of a higher or lower voltage than any of the others have been achieved. In a preferred embodiment the output of the arrangement of charge pumps is used to drive an electronic display. The strongest power supply available is selected and the arrangement of one or more charge pumps is reconfigured according to the value of the actual strongest supply voltage. In case of a change of a source of supply voltage the operation of the charge pumps during the short time required for reconfiguration. While the charge pump is running it can be suspended, reconfigured and released or restarted in the case of a change of supply source, or simply reconfigured on-the-fly without suspending in the case of a selected supply voltage change.
    Type: Grant
    Filed: April 22, 2008
    Date of Patent: December 1, 2009
    Assignee: Dialog Semiconductor GmbH
    Inventors: David Clewett, Julian Tyrrell, Stuart Levine, Anna Hedley
  • Patent number: 7616047
    Abstract: A transistor arrangement has first and second terminals and a control terminal which sets a current flow between the first and second terminals, and a signal conditioning device which applies a transistor control voltage to the control terminal in a manner dependent on a differential voltage present between the first and second terminals, and a driving apparatus is assigned to the signal conditioning device and switches the latter between at least two operating modes.
    Type: Grant
    Filed: January 27, 2006
    Date of Patent: November 10, 2009
    Assignee: Robert Bosch GmbH
    Inventors: Stephan Rees, Armin Ruf, Ulrich Ammann
  • Patent number: 6873195
    Abstract: A clock compensation circuit is provided. The circuit comprises a clock synchronization circuit coupled to receive an input clock signal, wherein the clock synchronization circuit generates a master clock signal and produces a plurality of internal logic clock signals. The circuit further comprises a phase comparator coupled to receive one of the plurality of internal logic clock signals and a sample clock from an associated receiver, wherein the phase comparator generates a control signal based on a phase comparison between the sample clock and the one of the plurality of internal logic clock signals and a down converter channel coupled to receive each of the plurality of internal logic clock signals and the control signal and to pass data in phase with the sample clock using the internal logic clock signal based on the control signal.
    Type: Grant
    Filed: August 22, 2001
    Date of Patent: March 29, 2005
    Assignee: BigBand Networks BAS, Inc.
    Inventors: Paul Dormitzer, Willem Engelse, Raymond Robidoux