Patents Examined by Jackson Jr., Jerome
  • Patent number: 4881105
    Abstract: An integrated, self-aligned trench-transistor structure including trench CMOS devices and vertical "strapping transistors" wherein the shallow trench transistors and the strapping trench-transistors are built on top of buried source junctions. A p- epitaxial layer is grown on a substrate and contains an n-well, an n+ source and a p+ source regions. Shallow trenches are disposed in the epitaxial layer and contain n+ polysilicon or metal, such as tungsten, to provide the trench CMOS gates. A gate contact region connects the trenches and the n+ polysilicon or metal in the trenches. The n+ polysilicon or metal in the trenches are isolated by a thin layer of silicon dioxide on the trench walls of the gates. The p+ drain region, along with the filled trench gate element and the p+ source region, form a vertical p-channel (PMOS) trench-transistor. The n+ drain region, along with filled trench gate element and the n+ source form a vertical n-channel (NMOS) transistor.
    Type: Grant
    Filed: June 13, 1988
    Date of Patent: November 14, 1989
    Assignee: International Business Machines Corporation
    Inventors: Bijan Davari, Wei Hwang, Nicky C. Lu
  • Patent number: 4721993
    Abstract: An improved interconnect tape for use in tape automated bonding comprising a carrier member for supporting at least one pattern of interconnect leads. At least one first ring is provided having a plurality of sides with each of the sides supporting the leads extending inwardly of the member. Yieldable portions connecting the ring to the carrier member provide reduced stresses in the leads and reduced thermal dissipation during inner lead bonding.
    Type: Grant
    Filed: January 31, 1986
    Date of Patent: January 26, 1988
    Assignee: Olin Corporation
    Inventor: Jackie A. Walter