Patents Examined by James Chin
  • Patent number: 9595435
    Abstract: To form an oxide semiconductor film with a low density of localized levels. To improve electric characteristics of a semiconductor device including the oxide semiconductor. After oxygen is added to an oxide film containing In or Ga in contact with an oxide semiconductor film functioning as a channel, heat treatment is performed to make oxygen in the oxide film containing In or Ga transfer to the oxide semiconductor film functioning as a channel, so that the amount of oxygen vacancies in the oxide semiconductor film is reduced. Further, an oxide film containing In or Ga is formed, oxygen is added to the oxide film, an oxide semiconductor film is formed over the oxide film, and then heat treatment is performed.
    Type: Grant
    Filed: October 17, 2013
    Date of Patent: March 14, 2017
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Masashi Tsubuku, Ryosuke Watanabe, Noritaka Ishihara, Masashi Oota
  • Patent number: 9384973
    Abstract: Provided are semiconductor films, methods of forming the same, transistors including the semiconductor films, and methods of manufacturing the transistors. Provided are a semiconductor film including zinc (Zn), nitrogen (N), oxygen (O), and fluorine (F), and a method of forming the semiconductor film. Provided are a semiconductor film including zinc, nitrogen, and fluorine, and a method of forming the semiconductor film. Sputtering, ion implantation, plasma treatment, chemical vapor deposition (CVD), or a solution process may be used in order to form the semiconductor films. The sputtering may be performed by using a zinc target and a reactive gas including fluorine. The reactive gas may include nitrogen and fluorine, or nitrogen, oxygen, and fluorine.
    Type: Grant
    Filed: June 2, 2014
    Date of Patent: July 5, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-sang Kim, Jong-baek Seon, Myung-kwan Ryu, Chil Hee Chung
  • Patent number: 9343450
    Abstract: A wafer scale implementation of an opto-electronic transceiver assembly process utilizes a silicon wafer as an optical reference plane and platform upon which all necessary optical and electronic components are simultaneously assembled for a plurality of separate transceiver modules. In particular, a silicon wafer is utilized as a “platform” (interposer) upon which all of the components for a multiple number of transceiver modules are mounted or integrated, with the top surface of the silicon interposer used as a reference plane for defining the optical signal path between separate optical components. Indeed, by using a single silicon wafer as the platform for a large number of separate transceiver modules, one is able to use a wafer scale assembly process, as well as optical alignment and testing of these modules.
    Type: Grant
    Filed: May 13, 2014
    Date of Patent: May 17, 2016
    Assignee: CISCO TECHNOLOGY, INC.
    Inventors: Kalpendu Shastri, Vipulkumar Patel, Mark Webster, Prakash Gothoskar, Ravinder Kachru, Soham Pathak, Rao V. Yelamarty, Thomas Daugherty, Bipin Dama, Kaushik Patel, Kishor Desai
  • Patent number: 9293646
    Abstract: In a method of manufacture for a nitride semiconductor light emitting element including: a monocrystalline substrate; and an AlN layer; and a first nitride semiconductor layer of a first electrical conductivity type; and a light emitting layer made of an AlGaN-based material; and a second nitride semiconductor layer of a second electrical conductivity type, a step of forming the AlN layer includes: a first step of supplying an Al source gas and a N source gas into the reactor to generate a group of AlN crystal nuclei having Al-polarity to be a part of the AlN layer on the surface of the monocrystalline substrate; and a second step of supplying the Al source gas and the N source gas into the reactor to form the AlN layer, after the first step.
    Type: Grant
    Filed: July 5, 2012
    Date of Patent: March 22, 2016
    Assignees: PANASONIC CORPORATION, RIKEN
    Inventors: Takayoshi Takano, Takuya Mino, Norimichi Noguchi, Kenji Tsubaki, Hideki Hirayama
  • Patent number: 9276049
    Abstract: An organic light-emitting apparatus has a structure capable of reducing defects during the formation of an insulation layer (e.g., a pixel defining layer). The organic light emitting apparatus includes a substrate having a display area and a peripheral area surrounding the display area; a step forming layer on the peripheral area of the substrate; an insulation layer on the substrate across the display area and the peripheral area, wherein the top surface of a portion of the insulation layer corresponding to the step forming layer by covering the step forming layer is higher than the top surface of the remaining portion of the insulation layer; and a first conductive layer on the insulation layer, an end portion of the first conductive layer being close to the portion of the insulation layer corresponding to the step forming layer.
    Type: Grant
    Filed: August 21, 2014
    Date of Patent: March 1, 2016
    Assignee: Samsung Display Co., Ltd.
    Inventor: Jae-Kyung Go
  • Patent number: 9236306
    Abstract: A method for manufacturing a semiconductor device according to this specification solves the problem in the prior art that the silicon on the edge of an oxide layer in an LDMOS drift region is easily exposed and causes breakdown of an LDMOS device. The method includes: providing a semiconductor substrate comprising an LDMOS region and a CMOS region; forming a sacrificial oxide layer on the semiconductor substrate; removing the sacrificial oxide layer; forming a masking layer on the semiconductor substrate after the sacrificial oxidation treatment; using the masking layer as a mask to form an LDMOS drift region, and forming a drift region oxide layer above the drift region; and removing the masking layer. The method is applicable to a BCD process and the like.
    Type: Grant
    Filed: November 28, 2012
    Date of Patent: January 12, 2016
    Assignee: CSMC TECHNOLOGIES FABI CO., LTD.
    Inventors: Hsiaochia Wu, Shilin Fang, Tsehuang Lo, Zhengpei Chen, Shu Zhang, Yanqiang He
  • Patent number: 9218967
    Abstract: The present invention provides a method for separating an epitaxial layer from a growth substrate, comprising growing an epitaxial layer including a plurality of layers on a growth substrate; etching an edge of at least one layer in the epitaxial layer to form a notch; forming a bonding layer on the epitaxial layer, contacting a bonding substrate onto the bonding layer, and then heating the bonding layer to a bonding temperature for joining the epitaxial layer and the bonding substrate; and cooling the bonding layer after the heating of the boding layer, so that the epitaxial layer and the bonding substrate are joined by the bonding layer, and the epitaxial layer is separated from the growth substrate, wherein the separating the epitaxial layer from the growth substrate starts with separation from the at least one layer where the notch is formed.
    Type: Grant
    Filed: November 27, 2012
    Date of Patent: December 22, 2015
    Assignee: Seoul Viosys Co., Ltd.
    Inventors: Daewoong Suh, Kyu Ho Lee, Jong Min Jang, Chi Hyun In
  • Patent number: 9171930
    Abstract: A method of manufacturing a semiconductor device may include sequentially forming an n-type epitaxial layer, a p type epitaxial layer, and an n+ region on a first surface of an n+ type silicon carbide substrate; forming a buffer layer on the n+ region; forming a photosensitive film pattern on a part of the buffer layer; etching the buffer layer using the photosensitive film pattern as a mask to form a buffer layer pattern; sequentially forming a first metal layer and a second metal layer which include a first portion and a second portion; removing one or more components to expose a part of the n+ region; and etching the exposed part of the n+ region using the first portion of the first metal layer and the first portion of the second metal layer as masks to form a trench.
    Type: Grant
    Filed: December 30, 2013
    Date of Patent: October 27, 2015
    Assignee: Hyundai Motor Company
    Inventors: Youngkyun Jung, Dae Hwan Chun, Kyoung-Kook Hong, Jong Seok Lee, Junghee Park
  • Patent number: 9153942
    Abstract: A method of manufacturing a semiconductor device, includes forming a laser section on a portion of a substrate, the laser section including an active layer, an upper semiconductor layer on the active layer, and a mask on the upper semiconductor layer; forming a compound semiconductor layer of an indium-containing material in contact with a side of the laser section, the compound semiconductor layer having a projection immediately adjacent the laser section; and wet etching and removing the projection with an etchant containing hydrobromic acid and acetic acid, planarizing the compound semiconductor layer, and producing a (111)A surface in the upper semiconductor layer, under the mask.
    Type: Grant
    Filed: April 8, 2014
    Date of Patent: October 6, 2015
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Daisuke Tsunami, Hiroyuki Kawahara, Takashi Nagira
  • Patent number: 9153436
    Abstract: In a semiconductor device in which a channel formation region is included in an oxide semiconductor layer, an oxide insulating film below and in contact with the oxide semiconductor layer and a gate insulating film over and in contact with the oxide semiconductor layer are used to supply oxygen of the gate insulating film, which is introduced by an ion implantation method, to the oxide semiconductor layer.
    Type: Grant
    Filed: October 15, 2013
    Date of Patent: October 6, 2015
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Hideomi Suzawa, Shinya Sasagawa, Tetsuhiro Tanaka
  • Patent number: 9136183
    Abstract: Fabrication methods for junctionless transistor and complementary junctionless transistor. An isolation layer doped with a first-type ion is formed on a semiconductor substrate and an active layer doped with a second-type ion is formed on the isolation layer. The active layer includes a first portion between a second portion and a third portion of the active layer. Portions of the isolation layer under the second and third portions of the active layer are removed to suspend the second and third portions of the active layer. A gate structure is formed on the first portion of the active layer. A source and a drain are formed by doping the second portion and the third portion of the active layer with the second-type ion on both sides of the gate structure. The source and the drain have a same doping type as the first portion of the active layer.
    Type: Grant
    Filed: December 30, 2013
    Date of Patent: September 15, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: De Yuan Xiao
  • Patent number: 9129991
    Abstract: A method to manufacture a vertical capacitor region that comprises a plurality of trenches, wherein the portions of the semiconductor region in between the trenches comprise an impurity. This allows for the trenches to be placed in closer vicinity to each other, thus improving the capacitance per unit area ratio. The total capacitance of the device is defined by two series components, that is, the capacitance across the dielectric liner, and the depletion capacitance of the silicon next to the trench. An increase of the voltage on the capacitor increases the depletion in the silicon and the depletion capacitance as a result, such that the overall capacitance is reduced. This effect may be countered by minimizing the depletion region which may be achieved by ensuring that the silicon adjacent to the capacitor is as highly doped as possible.
    Type: Grant
    Filed: April 9, 2014
    Date of Patent: September 8, 2015
    Assignee: NXP B.V.
    Inventor: Philip Rutter
  • Patent number: 9117846
    Abstract: A method of manufacturing an oxide thin film transistor includes forming a gate electrode on a substrate; forming a gate insulating film the gate electrode; forming an oxide semiconductor layer on the gate insulating film; sequentially forming a lower data metal layer and an upper data metal layer on including the oxide semiconductor layer; forming an upper source pattern and an upper drain pattern by patterning the upper data metal layer by a wet etching; forming a lower source pattern and a lower drain pattern by patterning the lower data metal layer by a dry etching using the upper source pattern and the upper drain pattern as a mask to form a source electrode and a drain electrode; forming a first passivation film on the source and drain electrodes; performing a heat treatment on the oxide semiconductor layer; and forming a second passivation film on the first passivation film.
    Type: Grant
    Filed: October 16, 2013
    Date of Patent: August 25, 2015
    Assignee: LG DISPLAY CO., LTD.
    Inventors: Sang-Moo Park, Bong-Chul Kim, Chan-Ki Ha, Jin-Woo Kwon, Heung-Jo Lee
  • Patent number: 9029265
    Abstract: A method for forming a semiconductor structure. A dielectric layer including adjacent first and second dielectric regions is formed on a substrate. The dielectric layer includes a curable material. The first dielectric region is cured. A portion of the second dielectric region is etched to form an opening and leave a remaining portion of the second dielectric region. After the etching step, the remaining portion of the second dielectric region is cured.
    Type: Grant
    Filed: October 15, 2013
    Date of Patent: May 12, 2015
    Assignee: United Microelectronics Corp.
    Inventors: Sun-Hoi Goh, Seng-Wah Liau, Zhen-Zhen Wang
  • Patent number: 8969199
    Abstract: One illustrative method disclosed herein includes, among other things, patterning a hard mask layer using three patterned photoresist etch masks, wherein a first feature corresponding to a portion, but not all, of a cross-coupling gate contact structure is present in a first of the three patterned photoresist etch masks and a second feature corresponding to a portion, but not all, of the cross-coupling gate contact structure is present in a second or a third of the three patterned photoresist etch masks, patterning a layer of insulating material using the patterned hard mask layer as an etch mask, and forming a cross-coupling gate contact structure in a trench in the layer of insulating material.
    Type: Grant
    Filed: October 15, 2013
    Date of Patent: March 3, 2015
    Assignee: Globalfoundries Inc.
    Inventors: Lei Yuan, Jason Eugene Stephens, Li Yang, Soo Han Choi