Patents Examined by John J. H. Hur
  • Patent number: 9251864
    Abstract: The invention relates to an electronic memory system, and more specifically, to a system for providing voltage supply protection in a memory device, and a method for providing voltage supply protection in a memory device. According to an embodiment, a system for providing voltage supply protection in a memory device is provided, the system including a memory array including a plurality of memory cells arranged in a plurality of groups of memory cells, and a plurality of current limiting elements, wherein each group of memory cells is associated with at least one current limiting element.
    Type: Grant
    Filed: September 6, 2012
    Date of Patent: February 2, 2016
    Assignee: Infineon Technologies AG
    Inventors: Jan Otterstedt, Wolf Allers, Mihail Jefremow, Edvin Paparisto, Leonardo Castro, Thomas Kern
  • Patent number: 8437192
    Abstract: A 3D memory device includes bottom and top memory cubes having respective arrays of vertical NAND string structures. A common source plane comprising a layer of conductive material is between the top and bottom memory cubes. The source plane is supplied a bias voltage such as ground, and is selectively coupled to an end of the vertical NAND string structures of the bottom and top memory cubes. Memory cells in a particular memory cube are read using current through the particular vertical NAND string between the source plane and a corresponding bit line coupled to another end of the particular vertical NAND string.
    Type: Grant
    Filed: May 21, 2010
    Date of Patent: May 7, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Hsiang-Lan Lung, Hang-Ting Lue, Yen-Hao Shih, Erh-Kun Lai, Ming-Hsiu Lee, Tien-Yen Wang