Patents Examined by Shelley A Chase
  • Patent number: 7549093
    Abstract: Methods for changing a depth of interleaver devices and de-interleaver devices are provided, whereby a change in the depth is possible while transmitting or receiving operations are in progress. For this, delays of delaying devices are enlarged or reduced, additional data values being inserted to guarantee smooth flowing data transmission.
    Type: Grant
    Filed: May 24, 2005
    Date of Patent: June 16, 2009
    Assignee: Infineon Technologies AG
    Inventor: Bernd Heise
  • Patent number: 6973612
    Abstract: Error correction and error detection related to DRAM chip failures, particularly adapted server memory subsystems. The application of a code for 128 bit memories is applied to a 20 bit directory store to improve reliability of the directory store memory of the computer system. The code uses ×4 bit DRAM devices organized in a code word of 20 data bit words and 12 check bits. These 12 check bits provide a code capable of 4 bit adjacent error correction within a family (i.e., in a ×4 DRAM) and double bit non-adjacent error detection across the entire 20 bit word, with single bit correction across the word as well. Each device can be though of as a separate family of bits, errors occurring in more than one family are not correctable, but may be detected if only one bit in each of two families is in error. Syndrome generation and regeneration are used together with a specific large code word.
    Type: Grant
    Filed: November 13, 2001
    Date of Patent: December 6, 2005
    Assignee: Unisys Corporation
    Inventor: Eugene A. Rodi