Patents by Inventor Abbas Haddadi

Abbas Haddadi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240250110
    Abstract: Image sensors with a tunable floating diffusion (FD) structure for applications such as inspection and metrology are provided. One image sensor includes a sensing node electrically connected to circuits of the image sensor, formed on a first side of a silicon layer adjacent to the circuits, and formed by a Voltage-Controlled Variable Floating Diffusion (VCVFD) structure. The VCVFD structure includes a gate electrode configured to control a variable capacitance of the VCVFD structure via voltage applied to the gate electrode by an electrical connection to the gate electrode. The VCVFD structure converts a charge responsive to electron accumulation in the channel of the circuits to a voltage proportional to an amount of the charge and dependent on the variable capacitance. The VCVFD may also be implemented in an electron-sensor pixel configured for detecting electrons or x-rays as described further herein.
    Type: Application
    Filed: January 4, 2024
    Publication date: July 25, 2024
    Inventors: Abbas Haddadi, Devis Contarato, John Fielden, Yung-Ho Alex Chuang
  • Publication number: 20240063248
    Abstract: An image sensor is fabricated by first heavily p-type doping the thin top monocrystalline silicon substrate of an SOI wafer, then forming a relatively lightly p-doped epitaxial layer on a top surface of the top silicon substrate, where p-type doping levels during these two processes are controlled to produce a p-type dopant concentration gradient in the top silicon substrate. Sensing (circuit) elements and associated metal interconnects are fabricated on the epitaxial layer, then the handling substrate and oxide layer of the SOI wafer are at least partially removed to expose a lower surface of either the top silicon substrate or the epitaxial layer, and then a pure boron layer is formed on the exposed lower surface. The p-type dopant concentration gradient monotonically decreases from a maximum level near the top-silicon/epitaxial-layer interface to a minimum concentration level at the epitaxial layer's upper surface.
    Type: Application
    Filed: November 5, 2023
    Publication date: February 22, 2024
    Applicant: KLA Corporation
    Inventors: Abbas Haddadi, Sisir Yalamanchili, John Fielden, Yung-Ho Alex Chuang
  • Patent number: 11848350
    Abstract: An image sensor is fabricated by first heavily p-type doping the thin top monocrystalline silicon substrate of an SOI wafer, then forming a relatively lightly p-doped epitaxial layer on a top surface of the top silicon substrate, where p-type doping levels during these two processes are controlled to produce a p-type dopant concentration gradient in the top silicon substrate. Sensing (circuit) elements and associated metal interconnects are fabricated on the epitaxial layer, then the handling substrate and oxide layer of the SOI wafer are at least partially removed to expose a lower surface of either the top silicon substrate or the epitaxial layer, and then a pure boron layer is formed on the exposed lower surface. The p-type dopant concentration gradient monotonically decreases from a maximum level near the top-silicon/epitaxial-layer interface to a minimum concentration level at the epitaxial layer's upper surface.
    Type: Grant
    Filed: March 10, 2021
    Date of Patent: December 19, 2023
    Assignee: KLA Corporation
    Inventors: Abbas Haddadi, Sisir Yalamanchili, John Fielden, Yung-Ho Alex Chuang
  • Publication number: 20210320144
    Abstract: An image sensor is fabricated by first heavily p-type doping the thin top monocrystalline silicon substrate of an SOI wafer, then forming a relatively lightly p-doped epitaxial layer on a top surface of the top silicon substrate, where p-type doping levels during these two processes are controlled to produce a p-type dopant concentration gradient in the top silicon substrate. Sensing (circuit) elements and associated metal interconnects are fabricated on the epitaxial layer, then the handling substrate and oxide layer of the SOI wafer are at least partially removed to expose a lower surface of either the top silicon substrate or the epitaxial layer, and then a pure boron layer is formed on the exposed lower surface. The p-type dopant concentration gradient monotonically decreases from a maximum level near the top-silicon/epitaxial-layer interface to a minimum concentration level at the epitaxial layer's upper surface.
    Type: Application
    Filed: March 10, 2021
    Publication date: October 14, 2021
    Inventors: Abbas Haddadi, Sisir Yalamanchili, John Fielden, Yung-Ho Alex Chuang