Patents by Inventor Abheek Gupta
Abheek Gupta has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9307412Abstract: A method for evaluating security during an interactive service operation by a mobile communications device includes launching, by a mobile communications device, an interactive service configured to access a server over a network during an interactive service operation, and generating a security evaluation based on a plurality of trust factors related to a current state of the mobile communications device, to a security feature of the application, and/or to a security feature of the network. When the security evaluation is generated, an action is performed based on the security evaluation.Type: GrantFiled: November 5, 2013Date of Patent: April 5, 2016Assignee: LOOKOUT, INC.Inventors: Derek Halliday, Bruno Bergher, Kevin Mahaffey, Brian Buck, Abheek Gupta
-
Publication number: 20140325586Abstract: A method for evaluating security during an interactive service operation by a mobile communications device includes launching, by a mobile communications device, an interactive service configured to access a server over a network during an interactive service operation, and generating a security evaluation based on a plurality of trust factors related to a current state of the mobile communications device, to a security feature of the application, and/or to a security feature of the network. When the security evaluation is generated, an action is performed based on the security evaluation.Type: ApplicationFiled: November 5, 2013Publication date: October 30, 2014Applicant: LOOKOUT, INC.Inventors: Derek Halliday, Bruno Bergher, Kevin Mahaffey, Brian Buck, Abheek Gupta
-
Patent number: 8593203Abstract: An interface input has an input circuit adapted to receive input signal levels higher than a maximum signal level that a host circuitry's electronic components can reliably handle. The input circuit shifts the level of the input signal to a desired signal level. A keeper circuit is coupled to the input circuit and maintains trigger levels of the shifted signals consistent with the input signal level.Type: GrantFiled: July 29, 2008Date of Patent: November 26, 2013Assignee: QUALCOMM IncorporatedInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Patent number: 8138814Abstract: A signal driver for an interface circuit has a first stage level shifter to accept input signals and output signals at a first signal level. The signal driver also has a second stage level shifter coupled to the first stage level shifter to output signals at a second signal level. Electronic components of the first and second stage level shifter have reliability limits less than the second signal level. The first and second stage configurations of the first stage level shifter and the second stage level shifter prevents exposing the electronic components to terminal to terminal signal levels higher than the reliability limits when processing signals for output at the second signal level.Type: GrantFiled: July 29, 2008Date of Patent: March 20, 2012Assignee: QUALCOMM IncorporatedInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Patent number: 8106699Abstract: A level shifter has at least one of either a pull up or a pull down circuit. The circuit is made of electronic components with reliability limits less than a maximum signal level output by the level shifter. The level shifter also has a timing circuit coupled to at least on of either the pull up or pull down circuit. The timing circuit controls a time of application of an input signal to at least one of either the pull up or pull down circuit preventing a terminal to terminal signal level experienced by the electronic components exceeding the reliability limits.Type: GrantFiled: July 29, 2008Date of Patent: January 31, 2012Assignee: QUALCOMM IncorporatedInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Patent number: 7804334Abstract: A level detector has an input circuit adapted to accept signals of multiple signal levels for detecting a specific level. The signal levels include a first signal level and a larger second signal level. Electronic components of the input circuit have reliability levels less than the second signal level. A latch circuit is coupled to the input circuit for latching a signal consistent with a detected level of an accepted signal.Type: GrantFiled: July 29, 2008Date of Patent: September 28, 2010Assignee: QUALCOMM IncorporatedInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Patent number: 7772887Abstract: A signal interface circuit has a signal path for communicatively coupling host circuitry to peripheral circuitry of multiple peripherals. Communication signals in the signal path are of a peripheral signal level. The signal path has electronic components adapted for use in communicating signals between the host circuitry and the peripheral circuitry. The electronic components in the signal path have reliability limits less than the peripheral signal level. The configuration of the electronic components in the signal path allow communication of signals at the peripheral signal level.Type: GrantFiled: July 29, 2008Date of Patent: August 10, 2010Assignee: QUALCOMM IncorporatedInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Patent number: 7768299Abstract: Methods and apparatuses are presented for voltage tolerant floating N-well circuits. An apparatus for mitigating leakage currents caused by input voltages is presented which includes a first transistor having a source coupled to a positive voltage supply, and a drain coupled to a floating node. The apparatus may further include a controllable pull-down path coupled to a negative voltage supply and the first transistor, wherein the controllable pull-down path is configured to turn on the first transistor and pull-up the floating node during a first state. The apparatus may further include a second transistor having a source coupled to a gate of the first transistor, and drain coupled to the floating node, wherein the second transistor is configured to place the floating node at a floating potential during a second state.Type: GrantFiled: August 1, 2007Date of Patent: August 3, 2010Assignee: QUALCOMM, IncorporatedInventors: Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Publication number: 20100026363Abstract: A level shifter has at least one of either a pull up or a pull down circuit. The circuit is made of electronic components with reliability limits less than a maximum signal level output by the level shifter. The level shifter also has a timing circuit coupled to at least on of either the pull up or pull down circuit. The timing circuit controls a time of application of an input signal to at least one of either the pull up or pull down circuit preventing a terminal to terminal signal level experienced by the electronic components exceeding the reliability limits.Type: ApplicationFiled: July 29, 2008Publication date: February 4, 2010Applicant: QUALCOMM INCORPORATEDInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Publication number: 20100030924Abstract: A signal interface circuit has a signal path for communicatively coupling host circuitry to peripheral circuitry of multiple peripherals. Communication signals in the signal path are of a peripheral signal level. The signal path has electronic components adapted for use in communicating signals between the host circuitry and the peripheral circuitry. The electronic components in the signal path have reliability limits less than the peripheral signal level. The configuration of the electronic components in the signal path allow communication of signals at the peripheral signal level.Type: ApplicationFiled: July 29, 2008Publication date: February 4, 2010Applicant: QUALCOMM INCORPORATEDInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Publication number: 20100026348Abstract: A signal driver for an interface circuit has a first stage level shifter to accept input signals and output signals at a first signal level. The signal driver also has a second stage level shifter coupled to the first stage level shifter to output signals at a second signal level. Electronic components of the first and second stage level shifter have reliability limits less than the second signal level. The first and second stage configurations of the first stage level shifter and the second stage level shifter prevents exposing the electronic components to terminal to terminal signal levels higher than the reliability limits when processing signals for output at the second signal level.Type: ApplicationFiled: July 29, 2008Publication date: February 4, 2010Applicant: QUALCOMM INCORPORATEDInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Publication number: 20100026364Abstract: An interface input has an input circuit adapted to receive input signal levels higher than a maximum signal level that a host circuitry's electronic components can reliably handle. The input circuit shifts the level of the input signal to a desired signal level. A keeper circuit is coupled to the input circuit and maintains trigger levels of the shifted signals consistent with the input signal level.Type: ApplicationFiled: July 29, 2008Publication date: February 4, 2010Applicant: QUALCOMM INCORPORATEDInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Publication number: 20100026362Abstract: A level detector has an input circuit adapted to accept signals of multiple signal levels for detecting a specific level. The signal levels include a first signal level and a larger second signal level. Electronic components of the input circuit have reliability levels less than the second signal level. A latch circuit is coupled to the input circuit for latching a signal consistent with a detected level of an accepted signal.Type: ApplicationFiled: July 29, 2008Publication date: February 4, 2010Applicant: QUALCOMM INCORPORATEDInventors: Vijay Shankar, Abheek Gupta, Vaishnav Srinivas, Vivek Mohan
-
Publication number: 20090033400Abstract: Methods and apparatuses are presented for voltage tolerant floating N-well circuits. An apparatus for mitigating leakage currents caused by input voltages is presented which includes a first transistor having a source coupled to a positive voltage supply, and a drain coupled to a floating node. The apparatus may further include a controllable pull-down path coupled to a negative voltage supply and the first transistor, wherein the controllable pull-down path is configured to turn on the first transistor and pull-up the floating node during a first state. The apparatus may further include a second transistor having a source coupled to a gate of the first transistor, and drain coupled to the floating node, wherein the second transistor is configured to place the floating node at a floating potential during a second state.Type: ApplicationFiled: August 1, 2007Publication date: February 5, 2009Applicant: QUALCOMM, INCORPORATEDInventors: Abheek Gupta, Vaishnav Srinivas, Vivek Mohan