Patents by Inventor Abhinay Patil

Abhinay Patil has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250110171
    Abstract: One example includes a circuit. The circuit includes a transistor device arranged between a first terminal and a second terminal and a transistor device controller configured to control operation of the transistor device. The circuit further includes a current limit controller that includes a current limit circuit configured to regulate an amplitude of operational current through the transistor device between the first and second terminals during a normal operating mode, and a testing system configured to conduct a calibration current provided by an automated testing equipment (ATE) device through an internal test resistor for the ATE device to determine a resistance value of the internal test resistor during a test mode to facilitate testing of the current limit circuit via a test current provided by the ATE device between the first and second terminals through the transistor device based on the determined resistance value of the internal test resistor.
    Type: Application
    Filed: May 29, 2024
    Publication date: April 3, 2025
    Inventors: Abhinay PATIL, Vinayak HEGDE, Umang AGARWAL
  • Patent number: 12235319
    Abstract: Described embodiments include a fault monitoring system comprising a fault logic circuit having a fault logic input adaptable to be coupled to sensor inputs, and first and second fault logic outputs. The fault logic circuit compares a plurality of data values provided by respective sensor inputs to respective fault thresholds, and provides respective fault signals at the first fault logic output responsive to a fault event in which a respective data value exceeds its respective fault threshold. A timer has a timer input coupled to the reset output, and a timer output. A data register has a first data register input coupled to the write control output, a second data register input coupled to the timer output, and a data register output. The data register receives fault data that includes an event identifier, a timer value, and a timer expiration indicator.
    Type: Grant
    Filed: November 28, 2023
    Date of Patent: February 25, 2025
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Abhinay Patil, Kavitha Balaramaiah, Mahadev Gopalakrishnan
  • Publication number: 20240393392
    Abstract: Described embodiments include a fault monitoring system comprising a fault logic circuit having a fault logic input adaptable to be coupled to sensor inputs, and first and second fault logic outputs. The fault logic circuit compares a plurality of data values provided by respective sensor inputs to respective fault thresholds, and provides respective fault signals at the first fault logic output responsive to a fault event in which a respective data value exceeds its respective fault threshold. A timer has a timer input coupled to the reset output, and a timer output. A data register has a first data register input coupled to the write control output, a second data register input coupled to the timer output, and a data register output. The data register receives fault data that includes an event identifier, a timer value, and a timer expiration indicator.
    Type: Application
    Filed: November 28, 2023
    Publication date: November 28, 2024
    Inventors: Abhinay Patil, Kavitha Balaramaiah, Mahadev Gopalakrishnan
  • Patent number: 10541525
    Abstract: The present disclosure relates to configuring parameters of a system. In some examples, a timer duration circuit can be configured to output a timer duration signal defining a time duration for a retry signal based on an impedance of a first circuit coupled at a first node. A logic circuit can be configured to control an output of the retry signal to at least one integrator circuit to control a current to a second node based on one of the timer duration signal and a retry timer signal, and a combination thereof. An output circuit can be configured to output a stop retry signal based on a voltage established by a second circuit at the second node based on its impedance and the current. The stop retry signal can indicate a number of retries that have occurred and can be based on the capacitances of the first and second circuits.
    Type: Grant
    Filed: February 27, 2019
    Date of Patent: January 21, 2020
    Assignee: Texas Instruments Incorporated
    Inventors: Abhrarup Barman Roy, Abhishek Kumar, Subrato Roy, Ankur Chauhan, Abhinay Patil