Patents by Inventor Abhrarup BARMAN ROY

Abhrarup BARMAN ROY has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240113716
    Abstract: In an example, a system includes an N divider coupled to an output of a low dropout regulator. The system also includes a load balancing circuit coupled to the N divider and configured to sink a load balancing current at the output of the low dropout regulator during one or more phases of the N divider. The system includes a switch coupled to the load balancing circuit and configured to connect the load balancing circuit to the output of the low dropout regulator during the one or more phases of the N divider.
    Type: Application
    Filed: September 29, 2022
    Publication date: April 4, 2024
    Inventors: Yogesh DARWHEKAR, Abhrarup BARMAN ROY, Subhashish MUKHERJEE, Peeyoosh MIRAJKAR
  • Publication number: 20220382320
    Abstract: In an example, a system is adapted to be coupled to a load device having a load clock. The system includes a clock generation device with a pin. The system also includes a capture circuit coupled to the pin and operable to sample a value at the pin. The system includes a D flip-flop having a data input coupled to the capture circuit, a clock input coupled to a clock, and having an output, where the D flip-flop is operable to provide, at the output, a system reference event (SYSREF) signal to align the load clock to the clock, based at least in part on the value at the pin.
    Type: Application
    Filed: February 28, 2022
    Publication date: December 1, 2022
    Inventors: Apoorva BHATIA, Pranav KUMAR, Abhrarup BARMAN ROY, Peeyoosh MIRAJKAR, Raghavendra REDDY
  • Patent number: 11387834
    Abstract: An example apparatus includes: a first flip flop having a first output and a first reset input, a second flip flop having a first data input, a second output, and a second reset input, the second reset input coupled to the first reset input, a logic gate having a first logic input, a second logic input, and a first logic output, the first logic input coupled to the first output and the second logic input coupled to the second output, a delay cell having a delay cell input and a delay cell output, the delay cell input coupled to the first logic output and the delay cell output coupled to the first reset input and the second reset input, and pulse swallowing circuitry having a circuitry input and a circuitry output, the circuitry input coupled to the second output and the circuitry output coupled to the first data input.
    Type: Grant
    Filed: May 13, 2021
    Date of Patent: July 12, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Pranav Kumar, Abhrarup Barman Roy, Apoorva Bhatia, Arpan Sureshbhai Thakkar, Jagdish Chand
  • Patent number: 11184015
    Abstract: In some examples, a device comprises a first driver coupled to a first node, the first node to couple to a first load external to the device. The device comprises a second driver coupled to a second node, the second node coupled to a second load internal to the device. The device comprises a comparison circuit having an inverting input coupled to the first node and a non-inverting input coupled to the second node. Sizes of the second driver and the second load are configured proportionately to sizes of the first driver and the first load, respectively.
    Type: Grant
    Filed: January 17, 2018
    Date of Patent: November 23, 2021
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Ankur Chauhan, Abhrarup Barman Roy
  • Publication number: 20200028346
    Abstract: The present disclosure relates to configuring parameters of a system. In some examples, a timer duration circuit can be configured to output a timer duration signal defining a time duration for a retry signal based on an impedance of a first circuit coupled at a first node. A logic circuit can be configured to control an output of the retry signal to at least one integrator circuit to control a current to a second node based on one of the timer duration signal and a retry timer signal, and a combination thereof. An output circuit can be configured to output a stop retry signal based on a voltage established by a second circuit at the second node based on its impedance and the current. The stop retry signal can indicate a number of retries that have occurred and can be based on the capacitances of the first and second circuits.
    Type: Application
    Filed: February 27, 2019
    Publication date: January 23, 2020
    Inventors: ABHRARUP BARMAN ROY, ABHISHEK KUMAR, SUBRATO ROY, ANKUR CHAUHAN, ABHINAY PATIL
  • Patent number: 10541525
    Abstract: The present disclosure relates to configuring parameters of a system. In some examples, a timer duration circuit can be configured to output a timer duration signal defining a time duration for a retry signal based on an impedance of a first circuit coupled at a first node. A logic circuit can be configured to control an output of the retry signal to at least one integrator circuit to control a current to a second node based on one of the timer duration signal and a retry timer signal, and a combination thereof. An output circuit can be configured to output a stop retry signal based on a voltage established by a second circuit at the second node based on its impedance and the current. The stop retry signal can indicate a number of retries that have occurred and can be based on the capacitances of the first and second circuits.
    Type: Grant
    Filed: February 27, 2019
    Date of Patent: January 21, 2020
    Assignee: Texas Instruments Incorporated
    Inventors: Abhrarup Barman Roy, Abhishek Kumar, Subrato Roy, Ankur Chauhan, Abhinay Patil
  • Publication number: 20180262199
    Abstract: In some examples, a device comprises a first driver coupled to a first node, the first node to couple to a first load external to the device. The device comprises a second driver coupled to a second node, the second node coupled to a second load internal to the device. The device comprises a comparison circuit having an inverting input coupled to the first node and a non-inverting input coupled to the second node. Sizes of the second driver and the second load are configured proportionately to sizes of the first driver and the first load, respectively.
    Type: Application
    Filed: January 17, 2018
    Publication date: September 13, 2018
    Inventors: Ankur CHAUHAN, Abhrarup BARMAN ROY