Patents by Inventor Adam B. Wilson

Adam B. Wilson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7518434
    Abstract: A method and apparatus for power supply rejection in a reference voltage circuit using a variable resistance circuit.
    Type: Grant
    Filed: September 18, 2006
    Date of Patent: April 14, 2009
    Assignee: Cypress Semiconductor Corporation
    Inventors: Ryan Jurasek, Adam B. Wilson
  • Patent number: 7019585
    Abstract: A voltage trim circuit, in accordance with one embodiment of the invention, includes an operational amplifier, a transistor, a voltage divider and a bias current circuit. The operational amplifier is coupled to an input. The transistor is coupled to the operational amplifier and a first potential. The voltage divider circuit is coupled to the operational amplifier, the transistor and an output. The bias current circuit is coupled to the voltage divider circuit and a second potential. The voltage divider generates an output voltage as a function of a selectable divider ratio and provides a substantially constant feedback path to the operational amplifier. The bias current circuit provides for selectively adjusting a load resistance of the transistor to maintain a substantially constant load current through the transistor.
    Type: Grant
    Filed: March 24, 2004
    Date of Patent: March 28, 2006
    Assignee: Cypress Semiconductor Corporation
    Inventors: Adam B. Wilson, Ryan Jurasek
  • Patent number: 6369606
    Abstract: A logic circuit implementing a logic function and method of manufacture thereof. The logic circuit includes a series connection of two or more CMOS devices, at least one CMOS device having a threshold voltage at an input lower than a threshold voltage at an input of another of the CMOS devices. The CMOS logic circuit exhibits enhanced switching speed for logic operations and reduced leakage current when operating in an off-state. A logic family is built around the series connection of two or more devices having mixed voltage threshold inputs for enhanced switching speed and reduced off-current leakage.
    Type: Grant
    Filed: September 27, 2000
    Date of Patent: April 9, 2002
    Assignee: International Business Machines Corporation
    Inventors: Russell J. Houghton, William R. Tonti, Thomas Vogelsang, Adam B. Wilson
  • Patent number: 6177817
    Abstract: An off-chip driver circuit with compensated current source including a reference current amplifier and an output driver with a pull-up section. The reference current amplifier includes an input voltage Vcmn from an on chip current reference source. A reference current is established in the reference current amplifier by choosing the Beta of transistor in a current path. A feature of the circuit is that an output current is produced in the output lead of the driver circuit that is proportional to the current in the reference current amplifier, but with adjustments made for the supply voltage level and effective transistor channel length, Leff. Another feature of the circuit is that a reference current-voltage is established on the output lead of the reference current amplifier that is primarily determined by a multiple of the reference current but is reduced by a function of the supply voltage. In the circuit the output current of the driver is reduced linearly and predictably with the supply voltage.
    Type: Grant
    Filed: April 1, 1999
    Date of Patent: January 23, 2001
    Assignee: International Business Machines Corporation
    Inventors: John A. Fifield, Russell J. Houghton, Adam B. Wilson
  • Patent number: 6067261
    Abstract: A method of testing a semiconductor circuit, the semiconductor circuit including word lines connected to a storage device, address receivers receiving addresses, an address decoder decoding the addresses and selecting ones of the word lines, a self-refresh unit refreshing the word lines during a non-test mode and a test mode device controlling the semiconductor circuit in a test mode, the method comprises supplying a test mode signal to the test mode device, activating a test mode operation of the self-refresh unit, sequentially activating the word lines using the self-refresh unit, maintaining the word lines in an active condition for a predetermined time period and deactivating the word lines.
    Type: Grant
    Filed: August 3, 1998
    Date of Patent: May 23, 2000
    Assignees: International Business Machines Corporation, Infineon Technologies North America Corp.
    Inventors: Thomas Vogelsang, Adam B. Wilson
  • Patent number: 5998981
    Abstract: A voltage regulator for DRAM chips having known short duration high current load events started by a trigger signal includes a regulating transistor operating in the weak inversion mode and a boost driver circuit. The trigger signal that starts the load event also triggers the boost driver circuit to produce a shaped boost signal at the correct time. The boost signal is applied to the gate of the regulating transistor to counteract the expected voltage drop at the output of the regulating transistor. The expected voltage drop is due to the known characteristics of the regulating transistor which include a change in threshold voltage of the regulating transistor during the high current flow of the load event. A switch device disconnects a preregulator during the load event and reconnects the preregulator thereafter. The boost signal is preferably applied to the regulating transistor through a capacitive divider.
    Type: Grant
    Filed: June 3, 1997
    Date of Patent: December 7, 1999
    Assignee: International Business Machines Corporation
    Inventors: Russell J. Houghton, Richard M. Parent, Adam B. Wilson
  • Patent number: 5440258
    Abstract: An off-chip driver with regulated supplies compensates for power supply fluctuations. The circuit reduces di/dt noise by providing complementary voltage regulators to regulate the high and low supplies to the driver stages such that they see a constant operating voltage regardless of changes in supply voltage, V.sub.CC. The circuit uses two push-pull stages which charge and discharge the output load capacitance, C.sub.0. This regulated voltage to the driver stages reduces di/dt noise and provides a constant overdrive voltage, constant gate slew rate, and constant staging delay over a specified external supply voltage range.
    Type: Grant
    Filed: February 8, 1994
    Date of Patent: August 8, 1995
    Assignee: International Business Machines Corporation
    Inventors: Duane E. Galbi, Russell J. Houghton, Michael Killian, Adam B. Wilson