Patents by Inventor Adam Eldredge

Adam Eldredge has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240077905
    Abstract: This disclosure provides methods, devices, and systems for generating clock signals. The present implementations more specifically relate to generating multiple clock signals having different frequencies using a single piezoelectric resonator. In some aspects, a clock generator, including a piezoelectric resonator coupled to a voltage amplifier in a feedback network, may be operable in a high-performance mode and a low-power mode. When operating in the high-performance mode, the clock generator may produce a high frequency clock signal and a low frequency clock signal using the same piezoelectric resonator. In some implementations, the high frequency clock signal may be produced by a buffer amplifier coupled to an output of the voltage amplifier and the low frequency clock signal may be produced by a frequency divider coupled to the output of the voltage amplifier. When operating in the low-power mode, the clock generator produces only the low-frequency clock signal via the frequency divider.
    Type: Application
    Filed: September 6, 2022
    Publication date: March 7, 2024
    Inventors: Yunteng Huang, Adam Eldredge, Brian Drost
  • Publication number: 20070222484
    Abstract: In one embodiment, the present invention includes an input buffer with a common gate amplifier having input terminals coupled to receive an incoming common mode voltage. The common gate amplifier may be configured to receive the incoming common mode voltage over a wide range of levels extending from a low end lower than a supply voltage of the input buffer to a high end exceeding the supply voltage.
    Type: Application
    Filed: March 23, 2006
    Publication date: September 27, 2007
    Inventor: Adam Eldredge
  • Publication number: 20060222134
    Abstract: Embodiments of the present invention may provide for independent setting of jitter tolerance and jitter transfer levels, and reduced jitter generation of a data transmission device, such as a clock and data recovery (CDR) circuit or the like. An architecture may provide for reconfigurability of a circuit for use in various applications. The architecture may include a multi-loop structure, such as a tri-loop structure.
    Type: Application
    Filed: March 30, 2005
    Publication date: October 5, 2006
    Inventors: Adam Eldredge, Yunteng Huang
  • Publication number: 20060140319
    Abstract: The present invention includes apparatus and methods to calibrate a phase detector and an analog-to-digital converter (ADC) offset and gain. In one such embodiment, an apparatus includes a phase detector to generate an error pulse and a reference pulse, a combiner to combine the pulses, and an ADC to receive the combined pulses, where the ADC has a full scale set by an average of the reference pulse. Still further, a calibration loop may be coupled between the output of the ADC and the phase detector to generate and provide a phase adjust signal to reduce or eliminate phase offsets. Other embodiments are described and claimed.
    Type: Application
    Filed: December 29, 2004
    Publication date: June 29, 2006
    Inventors: Adam Eldredge, Jeffrey Batchelor, Gary Hammes
  • Publication number: 20060140323
    Abstract: In one embodiment, the present invention includes a system having an amplifier to receive an incoming signal and a recovery circuit coupled to the amplifier that includes a phase detector to adjust a phase of a sampling clock via a signal indicative of a difference between transitions occurring between the sampling clock and each of a first error clock and a second error clock. Based on a phase adjusted output of the phase detector, the sampling clock may be generated with an appropriate phase. Thus, circuitry and methods are provided to reduce or eliminate phase offsets in the phase detector.
    Type: Application
    Filed: December 28, 2004
    Publication date: June 29, 2006
    Inventor: Adam Eldredge
  • Publication number: 20060095814
    Abstract: In one embodiment, a method may determine a number of data transitions occurring in a forbidden zone at each of a first and second slice levels and adjust a slice level offset for an amplifier based on the number of data transitions at the first and second slice levels. Furthermore, a phase window of the forbidden zone may be adjusted to attain a desired bit error rate for a receiver.
    Type: Application
    Filed: October 29, 2004
    Publication date: May 4, 2006
    Inventor: Adam Eldredge