Patents by Inventor Aditya Chandra Sai Ratcha

Aditya Chandra Sai Ratcha has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9911889
    Abstract: Certain embodiments of the present invention may be directed to a transistor structure. The transistor structure may include a semiconductor substrate. The semiconductor substrate may include a drift region, a collector region, an emitter region, and a lightly-doped/undoped region. The lightly-doped/undoped region may be lightly-doped and/or undoped. The transistor structure may also include a heterostructure. The heterostructure forms a heterojunction with the lightly-doped/undoped region. The transistor structure may also include a collector terminal. The collector terminal is in contact with the collector region. The transistor structure may also include a gate terminal. The gate terminal is in contact with the heterostructure. The transistor structure may also include an emitter terminal. The emitter terminal is in contact with the lightly-doped/undoped region and the emitter region.
    Type: Grant
    Filed: September 8, 2017
    Date of Patent: March 6, 2018
    Assignees: QATAR UNIVERSITY, TEXAS A&M UNIVERSITY SYSTEM
    Inventors: Aditya Chandra Sai Ratcha, Amit Verma, Reza Nekovei, Mahmoud M. Khader
  • Publication number: 20180013032
    Abstract: Certain embodiments of the present invention may be directed to a transistor structure. The transistor structure may include a semiconductor substrate. The semiconductor substrate may include a drift region, a collector region, an emitter region, and a lightly-doped/undoped region. The lightly-doped/undoped region may be lightly-doped and/or undoped. The transistor structure may also include a heterostructure. The heterostructure forms a heterojunction with the lightly-doped/undoped region. The transistor structure may also include a collector terminal. The collector terminal is in contact with the collector region. The transistor structure may also include a gate terminal. The gate terminal is in contact with the heterostructure. The transistor structure may also include an emitter terminal. The emitter terminal is in contact with the lightly-doped/undoped region and the emitter region.
    Type: Application
    Filed: September 8, 2017
    Publication date: January 11, 2018
    Inventors: Aditya Chandra Sai RATCHA, Amit VERMA, Reza NEKOVEI, Mahmoud M. KHADER
  • Publication number: 20170323994
    Abstract: Certain embodiments of the present invention may be directed to a transistor structure. The transistor structure may include a semiconductor substrate. The semiconductor substrate may include a drift region, a collector region, an emitter region, and a lightly-doped/undoped region. The lightly-doped/undoped region may be lightly-doped and/or undoped. The transistor structure may also include a heterostructure. The heterostructure forms a heterojunction with the lightly-doped/undoped region. The transistor structure may also include a collector terminal. The collector terminal is in contact with the collector region. The transistor structure may also include a gate terminal. The gate terminal is in contact with the heterostructure. The transistor structure may also include an emitter terminal. The emitter terminal is in contact with the lightly-doped/undoped region and the emitter region.
    Type: Application
    Filed: May 9, 2016
    Publication date: November 9, 2017
    Inventors: Aditya Chandra Sai RATCHA, Amit VERMA, Reza NEKOVEI, Mahmoud M. KHADER
  • Patent number: 9793430
    Abstract: Certain embodiments of the present invention may be directed to a transistor structure. The transistor structure may include a semiconductor substrate. The semiconductor substrate may include a drift region, a collector region, an emitter region, and a lightly-doped/undoped region. The lightly-doped/undoped region may be lightly-doped and/or undoped. The transistor structure may also include a heterostructure. The heterostructure forms a heterojunction with the lightly-doped/undoped region. The transistor structure may also include a collector terminal. The collector terminal is in contact with the collector region. The transistor structure may also include a gate terminal. The gate terminal is in contact with the heterostructure. The transistor structure may also include an emitter terminal. The emitter terminal is in contact with the lightly-doped/undoped region and the emitter region.
    Type: Grant
    Filed: May 9, 2016
    Date of Patent: October 17, 2017
    Assignees: QATAR UNIVERSITY, TEXAS A&M UNIVERSITY SYSTEM
    Inventors: Aditya Chandra Sai Ratcha, Amit Verma, Reza Nekovei, Mahmoud M. Khader