Patents by Inventor Aditya Musunuri

Aditya Musunuri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240160265
    Abstract: A system-on-chip (SoC) having a switchable power domain capable of being placed in a standby mode during which a power supply of the switchable power domain is gated and having an always-on power domain. The always-on power domain includes an input sampling circuit, and the switchable power domain includes an input/output (IO) circuit configured to, during normal operation, receive data at a corresponding signal pin when an input buffer of the IO circuit is enabled, in which the corresponding signal pin is coupled to the input sampling circuit. The input sampling circuit is configured to, while the switchable power domain is entering the standby mode but before the power supply is gated, provide an override input enable signal to enable the input buffer of the IO circuit, sample an input bit value on the corresponding signal pin, and store the sampled bit value to provide an injection current fault indicator.
    Type: Application
    Filed: November 16, 2022
    Publication date: May 16, 2024
    Inventors: Kumar Abhishek, Subhashrahul Shekhar, Aditya Musunuri, Yi Zheng
  • Publication number: 20160092329
    Abstract: Provided are a system and method for generating final result checking for a test case. A test case is executed for a coherent memory system having a processor core. An event log is generated for the processor core. The event log is analyzed. The test case for the core is annotated with a checker for performing expected data checking for physical addresses modified by the processor core.
    Type: Application
    Filed: September 29, 2014
    Publication date: March 31, 2016
    Applicant: FREESCALE SEMICONDUCTOR INC.
    Inventors: Aditya Musunuri, Amol V. Bhinge
  • Patent number: 9286180
    Abstract: Provided are a system and method for generating final result checking for a test case. A test case is executed for a coherent memory system having a processor core. An event log is generated for the processor core. The event log is analyzed. The test case for the core is annotated with a checker for performing expected data checking for physical addresses modified by the processor core.
    Type: Grant
    Filed: September 29, 2014
    Date of Patent: March 15, 2016
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Aditya Musunuri, Amol V. Bhinge