Patents by Inventor Adrian Arcedera
Adrian Arcedera has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240194544Abstract: In one example, a semiconductor device comprises a substrate comprising a top side, a bottom side, and a conductive structure, a body over the top side of the substrate, an electronic component over the top side of the substrate and adjacent to the body, wherein the electronic component comprises an interface element on a top side of the electronic component, a lid over the interface element and a seal between the top side of the electronic component and the lid, and a buffer on the top side of the substrate between the electronic component and the body. Other examples and related methods are also disclosed herein.Type: ApplicationFiled: February 19, 2024Publication date: June 13, 2024Applicant: Amkor Technology Singapore Holding Pte. Ltd.Inventors: Sang Jae Jang, Weilung Lu, Burt Barber, Adrian Arcedera, Shingo Nakamura
-
Publication number: 20240175772Abstract: In one example, an electronic device includes a substrate structure and a housing. The housing is coupled to the substrate structure and includes a first chamber, a second chamber isolated from the first chamber, a first port comprising a first passage coupled to the first chamber, and a second port comprising a second passage coupled to the second chamber. An electronic component within the first chamber and includes a top side and a lower side opposite to the top side and isolated from the top side. The top side of the electronic component is configured to receive a first stimulus through the first passage and the first chamber, and the lower side of the electronic component is configured to receive a second stimulus through the second passage and the second chamber. Other examples and related methods are also disclosed herein.Type: ApplicationFiled: November 25, 2022Publication date: May 30, 2024Applicant: Amkor Technology Singapore Holding Pte. Ltd.Inventors: Lawrence NATAN, Remrose MANUEL, Adrian ARCEDERA
-
Patent number: 11908755Abstract: In one example, a semiconductor device comprises a substrate comprising a top side, a bottom side, and a conductive structure, a body over the top side of the substrate, an electronic component over the top side of the substrate and adjacent to the body, wherein the electronic component comprises an interface element on a top side of the electronic component, a lid over the interface element and a seal between the top side of the electronic component and the lid, and a buffer on the top side of the substrate between the electronic component and the body. Other examples and related methods are also disclosed herein.Type: GrantFiled: February 21, 2020Date of Patent: February 20, 2024Assignee: Amkor Technology Singapore Holding Pte. Ltd.Inventors: Sang Jae Jang, Weilung Lu, Burt Barber, Adrian Arcedera, Shingo Nakamura
-
Publication number: 20230257257Abstract: A semiconductor package using a polymer substrate is disclosed and may include a polymer cavity structure comprising first metal traces, a micro-electro mechanical systems (MEMS) device and a semiconductor die bonded to a first surface within a cavity of the cavity structure, and a substrate coupled to the cavity structure and comprising second metal traces coupled to the first metal traces. The substrate may enclose the MEMS device and the semiconductor die. Ground traces may be on external surfaces of the polymer cavity structure. Ball lands may be on a surface of the substrate opposite to a surface with the second metal traces. The first metal traces may extend from the first surface of the polymer cavity structure up a sidewall of the cavity and to conductive patterns on a top surface of the polymer cavity structure.Type: ApplicationFiled: February 6, 2023Publication date: August 17, 2023Inventors: Yung Woo Lee, Byung Jun Kim, Dong Hyun Bang, EunNaRa Cho, Adrian Arcedera, Jae Ung Lee
-
Patent number: 11572269Abstract: A semiconductor package using a polymer substrate is disclosed and may include a polymer cavity structure comprising first metal traces, a micro-electro mechanical systems (MEMS) device and a semiconductor die bonded to a first surface within a cavity of the cavity structure, and a substrate coupled to the cavity structure and comprising second metal traces coupled to the first metal traces. The substrate may enclose the MEMS device and the semiconductor die. Ground traces may be on external surfaces of the polymer cavity structure. Ball lands may be on a surface of the substrate opposite to a surface with the second metal traces. The first metal traces may extend from the first surface of the polymer cavity structure up a sidewall of the cavity and to conductive patterns on a top surface of the polymer cavity structure.Type: GrantFiled: November 2, 2020Date of Patent: February 7, 2023Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.Inventors: Yung Woo Lee, Byung Jun Kim, Dong Hyun Bang, EunNaRa Cho, Adrian Arcedera, Jae Ung Lee
-
Publication number: 20220415733Abstract: In one example, an electronic device comprises a cavity substrate comprising a substrate base comprising a top side and a bottom side and a cavity wall over the substrate base and defining a cavity, an electronic component over the substrate base and in the cavity, a lid comprising a top side and a bottom side, wherein the lid is over the substrate base and the cavity wall to define an interior of the cavity and an exterior of the cavity, an adhesive between the bottom side of the lid and a top side of the cavity wall, and a vent seal between the interior of the cavity and the exterior of the cavity. Other examples and related methods are also disclosed herein.Type: ApplicationFiled: June 29, 2021Publication date: December 29, 2022Applicant: Amkor Technology Singapore Holding Pte. Ltd.Inventors: Kwang Seok Oh, Chang Uk Jang, Jin Seok Ryu, Seung Jae Yu, Weilung Lu, Adrian Arcedera, Seung Mo Kim, Kyung Han Ryu, Yi Seul Han, Woo Jun Kim, Tae Yong Lee
-
Patent number: 11505452Abstract: A semiconductor device may include a first substrate, a first electrical component, a lid, a second substrate, and a second electrical component. The first substrate may include an upper surface, a lower surface, and an upper cavity in the upper surface. The first electrical component may reside in the upper cavity of the first substrate. The lid may cover the upper cavity and may include a port that permits fluid to flow between an environment external to the semiconductor device and the upper cavity. The second substrate may include the second electrical component mounted to an upper surface of the second substrate. The lower surface of the first substrate and the upper surface of the second substrate may fluidically seal the second electrical component from the upper cavity.Type: GrantFiled: October 30, 2020Date of Patent: November 22, 2022Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.Inventors: Lawrence Prestousa Natan, Adrian Arcedera, Roveluz Lledo-Reyes, Sarah Christine-Sanchez Torrefranca
-
Publication number: 20210265225Abstract: In one example, a semiconductor device comprises a substrate comprising a top side, a bottom side, and a conductive structure, a body over the top side of the substrate, an electronic component over the top side of the substrate and adjacent to the body, wherein the electronic component comprises an interface element on a top side of the electronic component, a lid over the interface element and a seal between the top side of the electronic component and the lid, and a buffer on the top side of the substrate between the electronic component and the body. Other examples and related methods are also disclosed herein.Type: ApplicationFiled: February 21, 2020Publication date: August 26, 2021Applicant: Amkor Technology Singapore Holding Pte. Ltd.Inventors: Sang Jae Jang, Weilung Lu, Burt Barber, Adrian Arcedera, Shingo Nakamura
-
Publication number: 20210047173Abstract: A semiconductor device may include a first substrate, a first electrical component, a lid, a second substrate, and a second electrical component. The first substrate may include an upper surface, a lower surface, and an upper cavity in the upper surface. The first electrical component may reside in the upper cavity of the first substrate. The lid may cover the upper cavity and may include a port that permits fluid to flow between an environment external to the semiconductor device and the upper cavity. The second substrate may include the second electrical component mounted to an upper surface of the second substrate. The lower surface of the first substrate and the upper surface of the second substrate may fluidically seal the second electrical component from the upper cavity.Type: ApplicationFiled: October 30, 2020Publication date: February 18, 2021Inventors: Lawrence Prestousa Natan, Adrian Arcedera, Roveluz Lledo-Reyes, Sarah Christine-Sanchez Torrefranca
-
Publication number: 20210047172Abstract: A semiconductor package using a polymer substrate is disclosed and may include a polymer cavity structure comprising first metal traces, a micro-electro mechanical systems (MEMS) device and a semiconductor die bonded to a first surface within a cavity of the cavity structure, and a substrate coupled to the cavity structure and comprising second metal traces coupled to the first metal traces. The substrate may enclose the MEMS device and the semiconductor die. Ground traces may be on external surfaces of the polymer cavity structure. Ball lands may be on a surface of the substrate opposite to a surface with the second metal traces. The first metal traces may extend from the first surface of the polymer cavity structure up a sidewall of the cavity and to conductive patterns on a top surface of the polymer cavity structure.Type: ApplicationFiled: November 2, 2020Publication date: February 18, 2021Inventors: Yung Woo Lee, Byung Jun Kim, Dong Hyun Bang, EunNaRa Cho, Adrian Arcedera, Jae Ung Lee
-
Patent number: 10861798Abstract: Methods for an embedded vibration management system are disclosed and may include fabricating a semiconductor package that supports vibration management by forming an array of vibration absorbing structures, placing the array proximate to a leadframe comprising two-legged supported leads, placing a semiconductor device above the leadframe, and encapsulating the semiconductor device and the leadframe. Each vibration absorbing structure may comprise a mass element formed on a material with lower density than that of the mass element. The array may be placed on a top, a bottom, or both surfaces of the leadframe. Sections of the array may be placed symmetrically with respect to the semiconductor device. The vibration absorbing structures may be cubic in shape and may be enclosed in an encapsulating material. The two-legged supported leads may be formed by bending metal strips with holes. The vibration absorbing structures may be exposed to the exterior of the semiconductor package.Type: GrantFiled: July 24, 2018Date of Patent: December 8, 2020Assignee: Amkor Technology, Inc.Inventors: Bora Baloglu, Adrian Arcedera, Marc Alan Mangrum, Russell Shumway
-
Patent number: 10843918Abstract: A semiconductor device may include a first substrate, a first electrical component, a lid, a second substrate, and a second electrical component. The first substrate may include an upper surface, a lower surface, and an upper cavity in the upper surface. The first electrical component may reside in the upper cavity of the first substrate. The lid may cover the upper cavity and may include a port that permits fluid to flow between an environment external to the semiconductor device and the upper cavity. The second substrate may include the second electrical component mounted to an upper surface of the second substrate. The lower surface of the first substrate and the upper surface of the second substrate may fluidically seal the second electrical component from the upper cavity.Type: GrantFiled: March 4, 2019Date of Patent: November 24, 2020Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.Inventors: Lawrence Prestousa Natan, Adrian Arcedera, Roveluz Lledo-Reyes, Sarah Christine-Sanchez Torrefranca
-
Patent number: 10822226Abstract: A semiconductor package using a polymer substrate is disclosed and may include a polymer cavity structure comprising first metal traces, a micro-electro mechanical systems (MEMS) device and a semiconductor die bonded to a first surface within a cavity of the cavity structure, and a substrate coupled to the cavity structure and comprising second metal traces coupled to the first metal traces. The substrate may enclose the MEMS device and the semiconductor die. Ground traces may be on external surfaces of the polymer cavity structure. Ball lands may be on a surface of the substrate opposite to a surface with the second metal traces. The first metal traces may extend from the first surface of the polymer cavity structure up a sidewall of the cavity and to conductive patterns on a top surface of the polymer cavity structure.Type: GrantFiled: January 23, 2019Date of Patent: November 3, 2020Assignee: AMKOR TECHNOLOGY, INC.Inventors: Yung Woo Lee, Byung Jun Kim, Dong Hyun Bang, EunNaRa Cho, Adrian Arcedera, Jae Ung Lee
-
Publication number: 20190276306Abstract: A semiconductor device may include a first substrate, a first electrical component, a lid, a second substrate, and a second electrical component. The first substrate may include an upper surface, a lower surface, and an upper cavity in the upper surface. The first electrical component may reside in the upper cavity of the first substrate. The lid may cover the upper cavity and may include a port that permits fluid to flow between an environment external to the semiconductor device and the upper cavity. The second substrate may include the second electrical component mounted to an upper surface of the second substrate. The lower surface of the first substrate and the upper surface of the second substrate may fluidically seal the second electrical component from the upper cavity.Type: ApplicationFiled: March 4, 2019Publication date: September 12, 2019Inventors: Lawrence Prestousa Natan, Adrian Arcedera, Roveluz Lledo-Reyes, Sarah Christine-Sanchez Torrefranca
-
Publication number: 20190152770Abstract: A semiconductor package using a polymer substrate is disclosed and may include a polymer cavity structure comprising first metal traces, a micro-electro mechanical systems (MEMS) device and a semiconductor die bonded to a first surface within a cavity of the cavity structure, and a substrate coupled to the cavity structure and comprising second metal traces coupled to the first metal traces. The substrate may enclose the MEMS device and the semiconductor die. Ground traces may be on external surfaces of the polymer cavity structure. Ball lands may be on a surface of the substrate opposite to a surface with the second metal traces. The first metal traces may extend from the first surface of the polymer cavity structure up a sidewall of the cavity and to conductive patterns on a top surface of the polymer cavity structure.Type: ApplicationFiled: January 23, 2019Publication date: May 23, 2019Inventors: YungWoo Lee, ByungJun Kim, DongHyun Bang, EunNaRa Cho, Adrian Arcedera, JaeUng Lee
-
Patent number: 10221064Abstract: A semiconductor device may include a first substrate, a first electrical component, a lid, a second substrate, and a second electrical component. The first substrate may include an upper surface, a lower surface, and an upper cavity in the upper surface. The first electrical component may reside in the upper cavity of the first substrate. The lid may cover the upper cavity and may include a port that permits fluid to flow between an environment external to the semiconductor device and the upper cavity. The second substrate may include the second electrical component mounted to an upper surface of the second substrate. The lower surface of the first substrate and the upper surface of the second substrate may fluidically seal the second electrical component from the upper cavity.Type: GrantFiled: March 23, 2018Date of Patent: March 5, 2019Assignee: AMKOR TECHNOLOGY, INC.Inventors: Lawrence Prestousa Natan, Adrian Arcedera, Roveluz Lledo-Reyes, Sarah Christine-Sanchez Torrefranca
-
Publication number: 20180374800Abstract: Methods for an embedded vibration management system are disclosed and may include fabricating a semiconductor package that supports vibration management by forming an array of vibration absorbing structures, placing the array proximate to a leadframe comprising two-legged supported leads, placing a semiconductor device above the leadframe, and encapsulating the semiconductor device and the leadframe. Each vibration absorbing structure may comprise a mass element formed on a material with lower density than that of the mass element. The array may be placed on a top, a bottom, or both surfaces of the leadframe. Sections of the array may be placed symmetrically with respect to the semiconductor device. The vibration absorbing structures may be cubic in shape and may be enclosed in an encapsulating material. The two-legged supported leads may be formed by bending metal strips with holes. The vibration absorbing structures may be exposed to the exterior of the semiconductor package.Type: ApplicationFiled: July 24, 2018Publication date: December 27, 2018Inventors: Bora Baloglu, Adrian Arcedera, Marc Alan Mangrum, Russell Shumway
-
Publication number: 20180251369Abstract: A semiconductor device may include a first substrate, a first electrical component, a lid, a second substrate, and a second electrical component. The first substrate may include an upper surface, a lower surface, and an upper cavity in the upper surface. The first electrical component may reside in the upper cavity of the first substrate. The lid may cover the upper cavity and may include a port that permits fluid to flow between an environment external to the semiconductor device and the upper cavity. The second substrate may include the second electrical component mounted to an upper surface of the second substrate. The lower surface of the first substrate and the upper surface of the second substrate may fluidically seal the second electrical component from the upper cavity.Type: ApplicationFiled: March 23, 2018Publication date: September 6, 2018Inventors: Lawrence Prestousa Natan, Adrian Arcedera, Roveluz Lledo-Reyes, Sarah Christine-Sanchez Torrefranca
-
Patent number: 10032726Abstract: Methods for an embedded vibration management system are disclosed and may include fabricating a semiconductor package that supports vibration management by forming an array of vibration absorbing structures, placing the array proximate to a leadframe comprising two-legged supported leads, placing a semiconductor device above the leadframe, and encapsulating the semiconductor device and the leadframe. Each vibration absorbing structure may comprise a mass element formed on a material with lower density than that of the mass element. The array may be placed on a top, a bottom, or both surfaces of the leadframe. Sections of the array may be placed symmetrically with respect to the semiconductor device. The vibration absorbing structures may be cubic in shape and may be enclosed in an encapsulating material. The two-legged supported leads may be formed by bending metal strips with holes. The vibration absorbing structures may be exposed to the exterior of the semiconductor package.Type: GrantFiled: November 1, 2013Date of Patent: July 24, 2018Assignee: Amkor Technology, Inc.Inventors: Bora Baloglu, Adrian Arcedera, Marc Alan Mangrum, Russell Shumway
-
Patent number: 9932221Abstract: A semiconductor device may include a first substrate, a first electrical component, a lid, a second substrate, and a second electrical component. The first substrate may include an upper surface, a lower surface, and an upper cavity in the upper surface. The first electrical component may reside in the upper cavity of the first substrate. The lid may cover the upper cavity and may include a port that permits fluid to flow between an environment external to the semiconductor device and the upper cavity. The second substrate may include the second electrical component mounted to an upper surface of the second substrate. The lower surface of the first substrate and the upper surface of the second substrate may fluidically seal the second electrical component from the upper cavity.Type: GrantFiled: March 2, 2017Date of Patent: April 3, 2018Assignee: AMKOR TECHNOLOGY, INC.Inventors: Lawrence Prestousa Natan, Adrian Arcedera, Roveluz Lledo-Reyes, Sarah Christine-Sanchez Torrefranca