Patents by Inventor Adrian MOCANU
Adrian MOCANU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12230988Abstract: Systems, apparatuses and methods may provide for technology that applies a constant current to a capacitor, wherein the constant current causes a linear voltage increase in the capacitor, and determines a capacitance based on the constant current, a voltage change in the capacitor during the linear voltage increase, and a time change corresponding to the voltage change.Type: GrantFiled: July 23, 2021Date of Patent: February 18, 2025Assignee: Intel CorporationInventors: Adrian Mocanu, Zeljko Zupanc, Derrick Wilson, Andrew Morning-Smith
-
Publication number: 20210351595Abstract: Systems, apparatuses and methods may provide for technology that applies a constant current to a capacitor, wherein the constant current causes a linear voltage increase in the capacitor, and determines a capacitance based on the constant current, a voltage change in the capacitor during the linear voltage increase, and a time change corresponding to the voltage change.Type: ApplicationFiled: July 23, 2021Publication date: November 11, 2021Inventors: Adrian Mocanu, Zeljko Zupanc, Derrick Wilson, Andrew Morning-Smith
-
Patent number: 10990151Abstract: In embodiments, an apparatus includes a burst current monitor, to detect a burst of input current drawn by a SSD from a host above a pre-defined burst threshold, and control logic coupled to the burst current monitor. The control logic, in response to the detection by the burst current monitor of the input current above the burst threshold, causes a capacitor of the SSD to supply an assistance current to the SSD, to reduce the input current drawn by the SSD. In embodiments, the capacitor is a hold-up capacitor disposed in a PLI circuit of the SSD, and the apparatus is integrated within a hold-up control logic sub-circuit of the PLI circuit.Type: GrantFiled: March 5, 2019Date of Patent: April 27, 2021Assignee: Intel CorporationInventors: Knut Grimsrud, Adrian Mocanu, Andrew Morning-Smith, Zeljko Zupanc
-
Patent number: 10936049Abstract: An apparatus is described. The apparatus includes a power management integrated circuit (PMIC) semiconductor chip having logic circuitry to implement a PMIC/PMIC interface having a downstream signal line and an upstream signal line. The downstream signal line to communicate any of multiple states that a downstream PMIC semiconductor chip is to implement with one of multiple voltage levels, where, different ones of the multiple voltage levels correspond to different ones of the multiple states. The upstream signal line is to communicate whether or not the downstream PMIC semiconductor chip is ready to receive a next one of the multiple voltage levels.Type: GrantFiled: April 26, 2019Date of Patent: March 2, 2021Assignee: Intel CorporationInventors: Adrian Mocanu, Andrew Morning-Smith, Zeljko Zupanc, Derrick Wilson
-
Publication number: 20190250697Abstract: An apparatus is described. The apparatus includes a power management integrated circuit (PMIC) semiconductor chip having logic circuitry to implement a PMIC/PMIC interface having a downstream signal line and an upstream signal line. The downstream signal line to communicate any of multiple states that a downstream PMIC semiconductor chip is to implement with one of multiple voltage levels, where, different ones of the multiple voltage levels correspond to different ones of the multiple states. The upstream signal line is to communicate whether or not the downstream PMIC semiconductor chip is ready to receive a next one of the multiple voltage levels.Type: ApplicationFiled: April 26, 2019Publication date: August 15, 2019Inventors: Adrian MOCANU, Andrew MORNING-SMITH, Zeljko ZUPANC, Derrick WILSON
-
Publication number: 20190196562Abstract: In embodiments, an apparatus includes a burst current monitor, to detect a burst of input current drawn by a SSD from a host above a pre-defined burst threshold, and control logic coupled to the burst current monitor. The control logic, in response to the detection by the burst current monitor of the input current above the burst threshold, causes a capacitor of the SSD to supply an assistance current to the SSD, to reduce the input current drawn by the SSD. In embodiments, the capacitor is a hold-up capacitor disposed in a PLI circuit of the SSD, and the apparatus is integrated within a hold-up control logic sub-circuit of the PLI circuit.Type: ApplicationFiled: March 5, 2019Publication date: June 27, 2019Inventors: Knut Grimsrud, Adrian Mocanu, Andrew Morning-Smith, Zeljko Zupanc
-
Memory device and method with backup energy reservoir to write in-flight data in non-volatile memory
Patent number: 9977478Abstract: Provided is a memory device, comprising a non-volatile memory, an energy store coupled to the non-volatile memory, and a power management module configurable to power up the non-volatile memory and provide read access to the non-volatile memory, in response to the energy store being charged to at least a first predetermined level. Provided also is a computational device that includes the memory device. Provided also is a method in which an energy store coupled to a non-volatile memory of a memory device is charged to at least a first predetermined level. The non-volatile memory is powered up and read access is provided to the non-volatile memory, in response to charging the energy store to at least the first predetermined level.Type: GrantFiled: December 27, 2016Date of Patent: May 22, 2018Assignee: INTEL CORPORATIONInventors: Andrew Morning-Smith, Adrian Mocanu, Zeljko Zupanc -
Patent number: 9921916Abstract: Provided is a memory device, comprising a non-volatile memory, an energy store coupled to an input power module of the non-volatile memory, and a power management module configurable to determine whether or not to supply backup power to the non-volatile memory via the energy store to initiate a shutdown process, based on differentiating a voltage glitch from an actual loss of power in a power line. Provided also is a computational device that includes the memory device. Provided also is a method in which a power management module of the memory device determines whether or not to supply backup power to the non-volatile memory via the energy store to initiate a shutdown process, based on differentiating a voltage glitch from an actual loss of power in a power line.Type: GrantFiled: December 18, 2015Date of Patent: March 20, 2018Assignee: INTEL CORPORATIONInventors: Andrew Morning-Smith, Adrian Mocanu, Zeljko Zupanc, Mike M. Ngo
-
Patent number: 9857859Abstract: Examples include techniques to power down output power rails for a storage device. In some examples, energy discharged from output capacitors for output power rails and energy discharged from input capacitors may be used to facilitate power down of power rails for the storage device.Type: GrantFiled: December 21, 2015Date of Patent: January 2, 2018Assignee: Intel CorporationInventors: Andrew Morning-Smith, Kai-Uwe Schmidt, Adrian Mocanu, Mike M. Ngo
-
Publication number: 20170177057Abstract: Examples include techniques to power down output power rails for a storage device. In some examples, energy discharged from output capacitors for output power rails and energy discharged from input capacitors may be used to facilitate power down of power rails for the storage device.Type: ApplicationFiled: December 21, 2015Publication date: June 22, 2017Applicant: Intel CorporationInventors: ANDREW MORNING-SMITH, KAI-UWE SCHMIDT, ADRIAN MOCANU, MIKE M. NGO
-
Publication number: 20170177374Abstract: Provided is a memory device, comprising a non-volatile memory, an energy store coupled to an input power module of the non-volatile memory, and a power management module configurable to determine whether or not to supply backup power to the non-volatile memory via the energy store to initiate a shutdown process, based on differentiating a voltage glitch from an actual loss of power in a power line. Provided also is a computational device that includes the memory device. Provided also is a method in which a power management module of the memory device determines whether or not to supply backup power to the non-volatile memory via the energy store to initiate a shutdown process, based on differentiating a voltage glitch from an actual loss of power in a power line.Type: ApplicationFiled: December 18, 2015Publication date: June 22, 2017Inventors: Andrew MORNING-SMITH, Adrian MOCANU, Zeljko ZUPANC, Mike M. NGO
-
Patent number: 9646657Abstract: These present disclosure provides techniques to determine the capacitance of a power loss capacitor based on voltage ripple. The power loss capacitor may be a power loss capacitor for a power loss shutdown system of a solid state drive. The capacitance may be determined as a function of the voltage ripple and a period of the voltage ripple during a natural discharge and a controlled discharge of the power loss capacitor.Type: GrantFiled: September 4, 2015Date of Patent: May 9, 2017Assignee: INTEL CORPORATIONInventors: Kai-Uwe Schmidt, Andrew Morning-Smith, Adrian Mocanu, Mike M. Ngo
-
Publication number: 20170069356Abstract: These present disclosure provides techniques to determine the capacitance of a power loss capacitor based on voltage ripple. The power loss capacitor may be a power loss capacitor for a power loss shutdown system of a solid state drive. The capacitance may be determined as a function of the voltage ripple and a period of the voltage ripple during a natural discharge and a controlled discharge of the power loss capacitor.Type: ApplicationFiled: September 4, 2015Publication date: March 9, 2017Applicant: Intel CorporationInventors: Kai-Uwe SCHMIDT, Andrew MORNING-SMITH, Adrian MOCANU, Mike M. NGO