Patents by Inventor Adriana Rebora

Adriana Rebora has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6380582
    Abstract: Self-aligned etching process for providing a plurality of mutually parallel word lines in a first conducting layer deposited over a plagiarized architecture obtained starting from a semiconductor substrate on which is provided a plurality of active elements extending along separate parallel lines e.g., memory cell bit lines and comprising gate regions made up of a first conducting layer, an intermediate dielectric layer and a second conducting layer with said regions being insulated from each other by insulation regions to form said architecture with said word lines being defined photolithographically by protective strips implemented by means of: a vertical profile etching for complete removal from the unprotected areas of the first conducting layer of the second conducting layer and of the intermediate dielectric layer respectively, and a following isotropic etching of the first conducting layer.
    Type: Grant
    Filed: March 17, 2000
    Date of Patent: April 30, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Emilio Camerlenghi, Elio Colabella, Luca Pividori, Adriana Rebora
  • Publication number: 20020014653
    Abstract: Self-aligned etching process for providing a plurality of mutually parallel word lines in a first conducting layer deposited over a planarized architecture obtained starting from a semiconductor substrate on which is provided a plurality of active elements extending along separate parallel lines e.g., memory cell bit lines and comprising gate regions made up of a first conducting layer, an intermediate dielectric layer and a second conducting layer with said regions being insulated from each other by insulation regions to form said architecture with said word lines being defined photolithographically by protective strips implemented by means of: a vertical profile etching for complete removal from the unprotected areas of the first conducting layer of the second conducting layer and of the intermediate dielectric layer respectively, and a following isotropic etching of the first conducting layer.
    Type: Application
    Filed: March 17, 2000
    Publication date: February 7, 2002
    Inventors: Emilo Camerlenghi, Elio Colabella, Luca Pividori, Adriana Rebora
  • Patent number: 6239037
    Abstract: The process proposed allows provision of a matrix topography for electronic memory devices using self-alignment etchings capable of removing those spurious electrical contacts between adjacent memory cells. The self-aligned etching process proposed for providing a plurality of mutually parallel word lines in a first conducting layer deposited over a planarized architecture obtained starting from a semiconductor substrate. Provided on the semiconductor substrate is a plurality of active elements extending along separate parallel lines, e.g., memory cell bit lines, and comprising gate regions formed by a first conducting layer, a dielectric interpoly layer and a second conducting layer with said regions being insulated from each other by dielectric insulation films to form said architecture with said word lines being defined photolithographically by protective strips.
    Type: Grant
    Filed: September 28, 1999
    Date of Patent: May 29, 2001
    Assignee: STMicroelectronics S.r.l.
    Inventors: Elio Colabella, Luca Pividori, Adriana Rebora
  • Patent number: 6130165
    Abstract: Self-aligned etching process for providing a plurality of mutually parallel word lines in a first conducting layer deposited over a planarized architecture obtained starting from a semiconductor substrate on which is provided a plurality of active elements extending along separate parallel lines e.g., memory cell bit lines and comprising gate regions made up of a first conducting layer, an intermediate dielectric layer and a second conducting layer with said regions being insulated from each other by insulation regions to form said architecture with said word lines being defined photolithographically by protective strips implemented by means of: a vertical profile etching for complete removal from the unprotected areas of the first conducting layer of the second conducting layer and of the intermediate dielectric layer respectively, and a following isotropic etching of the first conducting layer.
    Type: Grant
    Filed: December 23, 1997
    Date of Patent: October 10, 2000
    Assignee: STMicroelectronics, S.r.l.
    Inventors: Emilio Camerlenghi, Elio Colabella, Luca Pividori, Adriana Rebora
  • Patent number: 4897365
    Abstract: A method for reducing birdbeaks formed during a planox process is disclosed. On a silicon substrate (1), oxide (2) and nitride (3) are formed. The oxide and nitride are then selectively etched using a single plasma having high selectivity with respect to silicon and a photoresist mask (4). The high selectivity toward silicon is achieved by use of a CHF.sub.3 +CO.sub.2 plasma under conditions of 30:1 oxide/silicon selectivity. Field oxide regions (5) with reduced birdbeaks can then be formed.
    Type: Grant
    Filed: November 23, 1987
    Date of Patent: January 30, 1990
    Assignee: SGS Microelecttronica S.P.A.
    Inventors: Livio Baldi, Daniela Beardo, Marco Icardi, Adriana Rebora