Patents by Inventor Afshin Doctor Momtaz

Afshin Doctor Momtaz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9344268
    Abstract: A phase alignment architecture enhances the performance of communication systems. The architecture aligns a divided clock (e.g., in differential Inphase (I) and Quadrature (Q)) to a main clock, even at extremely high speeds, where skew variations of the divided clock are comparable to the main clock period. The improvement in phase alignment facilitates ultra high-speed communications.
    Type: Grant
    Filed: March 25, 2015
    Date of Patent: May 17, 2016
    Assignee: Broadcom Corporation
    Inventors: Ali Nazemi, Burak Catli, Wayne Wah-Yuen Wong, Kangmin Hu, Hyo Gyuem Rhew, Delong Cui, Jun Cao, Bo Zhang, Afshin Doctor Momtaz
  • Patent number: 9197214
    Abstract: A high speed level shifter interfaces a high speed DAC to the digital information that the DAC processes. The level shifter may convert CMOS level digital representations to, for example, CML level digital representations for processing by the DAC. The level shifter conserves the voltage swing in the CMOS level representations (e.g., about 1V). The level shifter also avoids voltage overstress, using a feedback loop to constrain the voltage amplitude, and thereby facilitates the use of fast thin film transistors in its architecture.
    Type: Grant
    Filed: September 12, 2013
    Date of Patent: November 24, 2015
    Assignee: Broadcom Corporation
    Inventors: Ali Nazemi, Kangmin Hu, Jun Cao, Afshin Doctor Momtaz
  • Patent number: 9136797
    Abstract: Techniques are described herein that adaptively suppress harmonic distortion in an amplifier utilizing negative gain. The amplifier includes a first amplifier stage and a second amplifier stage, which are coupled in parallel. The first amplifier stage has a positive gain. The second amplifier stage has a negative gain to suppress total harmonic distortion of a system that includes the amplifier. The amplifier further includes shunt-peaking circuitry coupled to the first amplifier stage and the second amplifier stage to increase a maximum operating frequency at which the amplifier is capable of operating.
    Type: Grant
    Filed: September 30, 2013
    Date of Patent: September 15, 2015
    Assignee: Broadcom Corporation
    Inventors: Kuo-J Huang, Delong Cui, Jun Cao, Afshin Doctor Momtaz, Iuri Mehr, Ramon Alejandro Gomez
  • Patent number: 9065464
    Abstract: Methods and apparatuses are described for versatile phase adjustment schemes comprising multi-layered clock skew correction with variable range and resolution to improve performance for a variety of ADC architectures, including TI-ADCs. Multi-stage phase alignment corrects misalignment in multiple stages at start-up and continuously or periodically during operation to reduce static sources of misalignment caused by design and fabrication and dynamic sources of misalignment caused by operational variations (e.g., voltage, temperature). Multi-path phase alignment corrects misalignment in the data path (e.g., analog path) and the clock path (e.g., digital path, analog path, CMOS path, CML path, or any combination thereof) for distributed alignment. Multi-lane phase alignment corrects misalignment in multiple time-interleaved signal lanes. Multi-resolution phase alignment corrects misalignment at three or more levels of resolution (e.g., coarse, fine and ultra-fine).
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: June 23, 2015
    Assignee: Broadcom Corporation
    Inventors: Heng Zhang, Delong Cui, Jun Cao, Afshin Doctor Momtaz
  • Publication number: 20150084800
    Abstract: Methods and apparatuses are described for versatile phase adjustment schemes comprising multi-layered clock skew correction with variable range and resolution to improve performance for a variety of ADC architectures, including TI-ADCs. Multi-stage phase alignment corrects misalignment in multiple stages at start-up and continuously or periodically during operation to reduce static sources of misalignment caused by design and fabrication and dynamic sources of misalignment caused by operational variations (e.g., voltage, temperature). Multi-path phase alignment corrects misalignment in the data path (e.g., analog path) and the clock path (e.g., digital path, analog path, CMOS path, CML path, or any combination thereof) for distributed alignment. Multi-lane phase alignment corrects misalignment in multiple time-interleaved signal lanes. Multi-resolution phase alignment corrects misalignment at three or more levels of resolution (e.g., coarse, fine and ultra-fine).
    Type: Application
    Filed: September 27, 2013
    Publication date: March 26, 2015
    Applicant: Broadcom Corporation
    Inventors: Heng Zhang, Delong Cui, Jun Cao, Afshin Doctor Momtaz
  • Publication number: 20150035563
    Abstract: A high speed level shifter interfaces a high speed DAC to the digital information that the DAC processes. The level shifter may convert CMOS level digital representations to, for example, CML level digital representations for processing by the DAC. The level shifter conserves the voltage swing in the CMOS level representations (e.g., about 1V). The level shifter also avoids voltage overstress, using a feedback loop to constrain the voltage amplitude, and thereby facilitates the use of fast thin film transistors in its architecture.
    Type: Application
    Filed: September 12, 2013
    Publication date: February 5, 2015
    Applicant: Broadcom Corporation
    Inventors: Ali Nazemi, Kangmin Hu, Jun Cao, Afshin Doctor Momtaz
  • Publication number: 20150008982
    Abstract: Techniques are described herein that adaptively suppress harmonic distortion in an amplifier utilizing negative gain. The amplifier includes a first amplifier stage and a second amplifier stage, which are coupled in parallel. The first amplifier stage has a positive gain. The second amplifier stage has a negative gain to suppress total harmonic distortion of a system that includes the amplifier. The amplifier further includes shunt-peaking circuitry coupled to the first amplifier stage and the second amplifier stage to increase a maximum operating frequency at which the amplifier is capable of operating.
    Type: Application
    Filed: September 30, 2013
    Publication date: January 8, 2015
    Applicant: Broadcom Corporation
    Inventors: Kuo-J Huang, Delong Cui, Jun Cao, Afshin Doctor Momtaz, Iuri Mehr, Ramon Alejandro Gomez