Patents by Inventor Ah-Lyan Yee

Ah-Lyan Yee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6275491
    Abstract: A programmable fast packet switch testbed (10) for use in the evaluation of prototype architectures and traffic management algorithms is disclosed. The programmable switch (10) is arranged as an add-on peripheral to a conventional computer system including a host central processing unit (CPU) (2). The switch (10) includes a plurality of port processors (14) in communication with port interfaces (12); each of the port interfaces (12) is a conventional interface for high data rate communication, while the port processors (14) are programmable logic devices. The switch fabric is realized in a multiple slice fashion, by multiple programmable logic devices (18). A central arbiter (30), also realized in programmable logic, controls routing of cells within the switch (10).
    Type: Grant
    Filed: May 28, 1998
    Date of Patent: August 14, 2001
    Assignee: Texas Instruments Incorporated
    Inventors: Sharat C. Prasad, Ah-Lyan Yee, Pak Kuen Fung, Randall J. Landry
  • Patent number: 6175482
    Abstract: An output driver device (10) includes a first output transistor (12) and a second output transistor (14) coupled to a bias transistor (16). The bias transistor (16) is coupled to a ground potential. The first output transistor (12) is coupled to a first output pad (18) and the second output transistor (14) is coupled to a second output pad (20). The output driver device (10) has a direct non-metal path to ground potential from either the first output pad (18) or the second output pad (20). In this manner, an electrostatic discharge device on either the first output pad (18) or the second output pad (20) can be absorbed through the first output transistor (12) or the second output transistor (14), respectively, and through the bias transistor (16) without damaging the output driver device (10).
    Type: Grant
    Filed: June 21, 1999
    Date of Patent: January 16, 2001
    Assignee: Texas Instruments Incorporated
    Inventors: Ah-Lyan Yee, Martin J. Izzard, E. Ajith Amerasekepa
  • Patent number: 5107147
    Abstract: A BiCMOS gate array base is disclosed which is capable of simultaneously implementing a BiCMOS gate and/or a multitude of CMOS gates. The cell has symmetry about 1 axis, with the bipolar devices in the center and equally accessible for interconnect by two CMOS sections. The cell allows half-cell macro circuit blocks to be placed into the base cell in an independent and flexible fashion. The same macro can be placed in either CMOS section because of the mirror symmetry. The base cell can be divided into 2 units of macro placement. The number of devices in the CMOS section is variable. This cell architecture can be extended to other mixed technologies.
    Type: Grant
    Filed: March 28, 1991
    Date of Patent: April 21, 1992
    Assignee: Texas Instruments Incorporated
    Inventors: Ah-Lyan Yee, James D. Gallia