Patents by Inventor Ai-Jen Hung

Ai-Jen Hung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11966170
    Abstract: A method includes receiving a wafer, measuring a surface topography of the wafer; calculating a topographical variation based on the surface topography measurement performing a single-zone alignment compensation when the topographical variation is less than a predetermined value or performing a multi-zone alignment compensation when the topographical variation is greater than the predetermined value; and performing a wafer alignment according to the single-zone alignment compensation or the multi-zone alignment compensation.
    Type: Grant
    Filed: October 27, 2020
    Date of Patent: April 23, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Ai-Jen Hung, Yung-Yao Lee, Heng-Hsin Liu, Chin-Chen Wang, Ying Ying Wang
  • Publication number: 20210041792
    Abstract: A method includes receiving a wafer, measuring a surface topography of the wafer; calculating a topographical variation based on the surface topography measurement performing a single-zone alignment compensation when the topographical variation is less than a predetermined value or performing a multi-zone alignment compensation when the topographical variation is greater than the predetermined value; and performing a wafer alignment according to the single-zone alignment compensation or the multi-zone alignment compensation.
    Type: Application
    Filed: October 27, 2020
    Publication date: February 11, 2021
    Inventors: AI-JEN HUNG, YUNG-YAO LEE, HENG-HSIN LIU, CHIN-CHEN WANG, YING YING WANG
  • Patent number: 10831110
    Abstract: A method includes receiving a wafer, defining a plurality of zones over the wafer, performing a multi-zone alignment compensation for each of the plurality of zones according to an equation along a first direction to obtain a plurality of compensation values for each of the plurality of zones, and performing a wafer alignment and a lithography exposure for each of the plurality of zones according to the plurality of compensation values. The wafer alignment and the lithography exposure are performed zone-by-zone.
    Type: Grant
    Filed: May 29, 2018
    Date of Patent: November 10, 2020
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Ai-Jen Hung, Yung-Yao Lee, Heng-Hsin Liu, Chin-Chen Wang, Ying Ying Wang
  • Publication number: 20190369504
    Abstract: A method includes receiving a wafer, defining a plurality of zones over the wafer, performing a multi-zone alignment compensation for each of the plurality of zones according to an equation along a first direction to obtain a plurality of compensation values for each of the plurality of zones, and performing a wafer alignment and a lithography exposure for each of the plurality of zones according to the plurality of compensation values. The wafer alignment and the lithography exposure are performed zone-by-zone.
    Type: Application
    Filed: May 29, 2018
    Publication date: December 5, 2019
    Inventors: AI-JEN HUNG, YUNG-YAO LEE, HENG-HSIN LIU, CHIN-CHEN WANG, YING YING WANG
  • Patent number: 9805154
    Abstract: The present disclosure provides one embodiment of an IC method that includes receiving an IC design layout including a first main feature and inserting a first plurality of scattering bars in the IC design layout to form a first circular pattern of scattering bars around the first main feature. The first main feature is positioned at a center portion of the first circular pattern of scattering bars.
    Type: Grant
    Filed: May 15, 2015
    Date of Patent: October 31, 2017
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Irene Ho, Ai-Jen Hung, Hung-Chang Hsieh, Kuei-Liang Lu, Ya Hui Chang
  • Patent number: 9733577
    Abstract: In some embodiments, the present application is directed to a method and system for process control of a lithography tool. The method transfers a reference pattern to exposure fields of a reference workpiece to form pairs of overlapping reference layers. Misalignment between the overlapping reference layers is measured to form first and second baseline maps, and a ? baseline map is formed from the first and second baseline maps. A production pattern is transferred to exposure fields of a production workpiece to form second production layers arranged over and aligned to first production layers. Misalignment between the first and second production layers is measured to form a production map. The ? baseline map is transformed and subsequently added to the production map, to form a final production map. Parameters of a process tool are updated based on the final production map.
    Type: Grant
    Filed: September 3, 2015
    Date of Patent: August 15, 2017
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ai-Jen Hung, Chen-Yen Huang, Shin-Rung Lu, Yen-Di Tsen
  • Publication number: 20170068169
    Abstract: In some embodiments, the present application is directed to a method and system for process control of a lithography tool. The method transfers a reference pattern to exposure fields of a reference workpiece to form pairs of overlapping reference layers. Misalignment between the overlapping reference layers is measured to form first and second baseline maps, and a ? baseline map is formed from the first and second baseline maps. A production pattern is transferred to exposure fields of a production workpiece to form second production layers arranged over and aligned to first production layers. Misalignment between the first and second production layers is measured to form a production map. The ? baseline map is transformed and subsequently added to the production map, to form a final production map. Parameters of a process tool are updated based on the final production map.
    Type: Application
    Filed: September 3, 2015
    Publication date: March 9, 2017
    Inventors: Ai-Jen Hung, Chen-Yen Huang, Shin-Rung Lu, Yen-Di Tsen
  • Patent number: 9588446
    Abstract: A calibration apparatus is provided. The calibration apparatus includes a wafer carrier configured to support a substrate with a patterned layer. The patterned layer includes a first exposure area and remaining exposure areas, and each of the first and the remaining exposure areas includes a first checking mark. The calibration apparatus also includes a measurement device configured to obtain a first exposure value of the first checking mark of the first exposure area by measuring the first checking mark of the first exposure area. The calibration apparatus also includes a processing module configured to calculate first calculated values of the first checking marks of the remaining exposure areas according to the first exposure value and a standard file. The illumination device is adjusted by an adjustment device of the lithography apparatus according to the first calculated values during a lithography process.
    Type: Grant
    Filed: May 29, 2015
    Date of Patent: March 7, 2017
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chen-Yen Huang, Ai-Jen Hung, Shin-Rung Lu, Yen-Di Tsen
  • Publication number: 20160349633
    Abstract: A calibration apparatus is provided. The calibration apparatus includes a wafer carrier configured to support a substrate with a patterned layer. The patterned layer includes a first exposure area and remaining exposure areas, and each of the first and the remaining exposure areas includes a first checking mark. The calibration apparatus also includes a measurement device configured to obtain a first exposure value of the first checking mark of the first exposure area by measuring the first checking mark of the first exposure area. The calibration apparatus also includes a processing module configured to calculate first calculated values of the first checking marks of the remaining exposure areas according to the first exposure value and a standard file. The illumination device is adjusted by an adjustment device of the lithography apparatus according to the first calculated values during a lithography process.
    Type: Application
    Filed: May 29, 2015
    Publication date: December 1, 2016
    Inventors: Chen-Yen HUANG, Ai-Jen HUNG, Shin-Rung LU, Yen-Di TSEN
  • Publication number: 20160335385
    Abstract: The present disclosure provides one embodiment of an IC method that includes receiving an IC design layout including a first main feature and inserting a first plurality of scattering bars in the IC design layout to form a first circular pattern of scattering bars around the first main feature. The first main feature is positioned at a center portion of the first circular pattern of scattering bars.
    Type: Application
    Filed: May 15, 2015
    Publication date: November 17, 2016
    Inventors: Irene Ho, Ai-Jen Hung, Hung-Chang Hsieh, Kuei-Liang Lu, Ya Hui Chang