Patents by Inventor Aiping Tan

Aiping Tan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11848281
    Abstract: A microelectronic device can include a polymer, a semiconductor, and a matching layer. The polymer can include a first coefficient of thermal expansion. The semiconductor can be coupled to the polymer layer. The matching layer can be adjacent the semiconductor, and the matching layer can include a second coefficient of thermal expansion that is about the same as the first coefficient of thermal expansion.
    Type: Grant
    Filed: August 2, 2021
    Date of Patent: December 19, 2023
    Assignee: Intel Corporation
    Inventors: Yong She, Bin Liu, Zhicheng Ding, Aiping Tan
  • Patent number: 11652087
    Abstract: Methods of forming microelectronic package structures, and structures formed thereby, are described. Those methods/structures may include attaching a first die on a board, attaching an interposer on a top surface of the first die, and attaching a second die on the top surface of the first die that is adjacent the interposer, wherein the second die is offset from a center region of the first die. A first wire conductive structure may be attached to the second die that extends from the second die to a top surface of the interposer. A second wire conductive structure is attached to the interposer and extends from the interposer to the board.
    Type: Grant
    Filed: February 11, 2021
    Date of Patent: May 16, 2023
    Assignee: Tahoe Research, Ltd.
    Inventor: Aiping Tan
  • Patent number: 11538746
    Abstract: A system in package includes a memory-die stack in memory module that is stacked vertically with respect to a processor die. Each memory die in the memory-die stack includes a vertical bond wire that emerges from a matrix for connection. Some configurations include the vertical bond wire emerging orthogonally beginning from a bond-wire pad. The matrix encloses the memory-die stack, the spacer, and at least a portion of the processor die.
    Type: Grant
    Filed: December 23, 2016
    Date of Patent: December 27, 2022
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Yong She, Bin Liu, Aiping Tan, Li Deng
  • Publication number: 20220020704
    Abstract: A microelectronic device can include a polymer, a semiconductor, and a matching layer. The polymer can include a first coefficient of thermal expansion. The semiconductor can be coupled to the polymer layer. The matching layer can be adjacent the semiconductor, and the matching layer can include a second coefficient of thermal expansion that is about the same as the first coefficient of thermal expansion.
    Type: Application
    Filed: August 2, 2021
    Publication date: January 20, 2022
    Inventors: Yong She, Bin Liu, Zhicheng Ding, Aiping Tan
  • Patent number: 11081451
    Abstract: A microelectronic device can include a polymer, a semiconductor, and a matching layer. The polymer can include a first coefficient of thermal expansion. The semiconductor can be coupled to the polymer layer. The matching layer can be adjacent the semiconductor, and the matching layer can include a second coefficient of thermal expansion that is about the same as the first coefficient of thermal expansion.
    Type: Grant
    Filed: March 10, 2017
    Date of Patent: August 3, 2021
    Assignee: Intel Corporation
    Inventors: Yong She, Bin Liu, Zhicheng Ding, Aiping Tan
  • Publication number: 20210183819
    Abstract: Methods of forming microelectronic package structures, and structures formed thereby, are described. Those methods/structures may include attaching a first die on a board, attaching an interposer on a top surface of the first die, and attaching a second die on the top surface of the first die that is adjacent the interposer, wherein the second die is offset from a center region of the first die. A first wire conductive structure may be attached to the second die that extends from the second die to a top surface of the interposer. A second wire conductive structure is attached to the interposer and extends from the interposer to the board.
    Type: Application
    Filed: February 11, 2021
    Publication date: June 17, 2021
    Inventor: Aiping TAN
  • Patent number: 10991679
    Abstract: A system in package includes a stair-stacked memory module that is stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die.
    Type: Grant
    Filed: September 3, 2020
    Date of Patent: April 27, 2021
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng
  • Patent number: 10971478
    Abstract: Methods of forming microelectronic package structures, and structures formed thereby, are described. Those methods/structures may include attaching a first die on a board, attaching an interposer on a top surface of the first die, and attaching a second die on the top surface of the first die that is adjacent the interposer, wherein the second die is offset from a center region of the first die. A first wire conductive structure may be attached to the second die that extends from the second die to a top surface of the interposer. A second wire conductive structure is attached to the interposer and extends from the interposer to the board.
    Type: Grant
    Filed: December 30, 2016
    Date of Patent: April 6, 2021
    Assignee: Intel Corporation
    Inventor: Aiping Tan
  • Patent number: 10930622
    Abstract: A pre-packaged stair-stacked memory module is mounted on a board with at least one additional component. A stair-stacked memory module includes a plurality of memory dice that are stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die. The matrix might also enclose the at least one additional component.
    Type: Grant
    Filed: July 27, 2020
    Date of Patent: February 23, 2021
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng
  • Publication number: 20200402961
    Abstract: A system in package includes a stair-stacked memory module that is stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die.
    Type: Application
    Filed: September 3, 2020
    Publication date: December 24, 2020
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng
  • Publication number: 20200357773
    Abstract: A pre-packaged stair-stacked memory module is mounted on a board with at least one additional component. A stair-stacked memory module includes a plurality of memory dice that are stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die. The matrix might also enclose the at least one additional component.
    Type: Application
    Filed: July 27, 2020
    Publication date: November 12, 2020
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng
  • Patent number: 10770434
    Abstract: A system in package includes a stair-stacked memory module that is stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die.
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: September 8, 2020
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng
  • Patent number: 10727208
    Abstract: A pre-packaged stair-stacked memory module is mounted on a board with at least one additional component. A stair-stacked memory module includes a plurality of memory dice that are stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die. The matrix might also enclose the at least one additional component.
    Type: Grant
    Filed: September 29, 2016
    Date of Patent: July 28, 2020
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng
  • Publication number: 20200051929
    Abstract: A microelectronic device can include a polymer, a semiconductor, and a matching layer. The polymer can include a first coefficient of thermal expansion. The semiconductor can be coupled to the polymer layer. The matching layer can be adjacent the semiconductor, and the matching layer can include a second coefficient of thermal expansion that is about the same as the first coefficient of thermal expansion.
    Type: Application
    Filed: March 10, 2017
    Publication date: February 13, 2020
    Inventors: Yong She, Bin Liu, Zhicheng Ding, Aiping Tan
  • Publication number: 20190371767
    Abstract: Methods of forming microelectronic package structures, and structures formed thereby, are described. Those methods/structures may include attaching a first die on a board, attaching an interposer on a top surface of the first die, and attaching a second die on the top surface of the first die that is adjacent the interposer, wherein the second die is offset from a center region of the first die. A first wire conductive structure may be attached to the second die that extends from the second die to a top surface of the interposer. A second wire conductive structure is attached to the interposer and extends from the interposer to the board.
    Type: Application
    Filed: December 30, 2016
    Publication date: December 5, 2019
    Inventor: Aiping TAN
  • Publication number: 20190371766
    Abstract: Disclosed herein are integrated circuit (IC) die stacks, as well as related apparatuses and methods. For example, in some embodiments, an IC package may include: a package substrate having a substrate conductive contact; a first die coupled to the package substrate, wherein the first die has a first face and an opposing second face, the second face of the first die is between the first face of the first die and the package substrate, and the first die has a first conductive contact at the first face of the first die; a second die coupled to the first die, wherein the second die has a second conductive contact facing the first face of the first die; and a bondwire between the first conductive contact and the substrate conductive contact, wherein the bondwire is also in electrical contact with the second conductive contact.
    Type: Application
    Filed: December 19, 2016
    Publication date: December 5, 2019
    Applicant: Intel Corporation
    Inventors: Bin Liu, Zhicheng Ding, She Yong, Aiping Tan, Mao Guo
  • Publication number: 20190355700
    Abstract: Techniques for providing an integrated circuit package that avoids or eliminates x-y area and z-height compared to conventional integrated circuit packages. In certain examples, an example package can utilize a substrate with an opening and bottom side or sidewall terminations to avoid adding addition x-y substrate area or z-axis package height associated with an integrated circuit die of a stack of integrated circuit dies of the package.
    Type: Application
    Filed: December 28, 2016
    Publication date: November 21, 2019
    Inventors: Aiping Tan, Bin Liu, Li Deng, Yong She, Zhicheng Ding, Mao Guo
  • Publication number: 20190273037
    Abstract: A system in package includes a memory-die stack in memory module that is stacked vertically with respect to a processor die. Each memory die in the memory-die stack includes a vertical bond wire that emerges from a matrix for connection. Some configurations include the vertical bond wire emerging orthogonally beginning from a bond-wire pad. The matrix encloses the memory-die stack, the spacer, and at least a portion of the processor die.
    Type: Application
    Filed: December 23, 2016
    Publication date: September 5, 2019
    Inventors: Zhicheng Ding, Yong She, Bin Liu, Aiping Tan, Li Deng
  • Publication number: 20190229092
    Abstract: A pre-packaged stair-stacked memory module is mounted on a board with at least one additional component. A stair-stacked memory module includes a plurality of memory dice that are stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and and at least a portion of the processor die. The matrix might also enclose the at least one additional component.
    Type: Application
    Filed: September 29, 2016
    Publication date: July 25, 2019
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng
  • Publication number: 20190214370
    Abstract: A system in package includes a stair-stacked memory module that is stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die.
    Type: Application
    Filed: September 30, 2016
    Publication date: July 11, 2019
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng