Patents by Inventor Ajay K. Sharma

Ajay K. Sharma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8799374
    Abstract: Methods and apparatus for providing messages, such as a recommendation, to one or more recipients may include receiving a message intended for one or more recipients. The methods and apparatus may further include determining the format of the message along with forwarding information for the one or more recipients. The methods and apparatus may also include forwarding the message to the one or more recipients based upon the forwarding information.
    Type: Grant
    Filed: August 4, 2010
    Date of Patent: August 5, 2014
    Assignee: Qualcomm Incorporated
    Inventor: Ajay K. Sharma
  • Patent number: 8716806
    Abstract: Methods and associated structures of forming a microelectronic device are described. Those methods may include forming a source/drain region in an NMOS portion of a substrate, wherein the source/drain region of the NMOS portion comprises at least one dislocation, and wherein a PMOS source/drain region in a PMOS portion of the substrate does not comprise a dislocation.
    Type: Grant
    Filed: April 27, 2012
    Date of Patent: May 6, 2014
    Assignee: Intel Corporation
    Inventors: Oleg Golonzka, Hemant Deshpande, Ajay K Sharma, Cory Weber, Ashutosh Ashutosh
  • Publication number: 20120211839
    Abstract: Methods and associated structures of forming a microelectronic device are described. Those methods may include forming a source/drain region in an NMOS portion of a substrate, wherein the source/drain region of the NMOS portion comprises at least one dislocation, and wherein a PMOS source/drain region in a PMOS portion of the substrate does not comprise a dislocation.
    Type: Application
    Filed: April 27, 2012
    Publication date: August 23, 2012
    Inventors: Oleg Golonzka, Hemant Deshpande, Ajay K. Sharma, Cory Weber, Ashutosh Ashutosh
  • Patent number: 8193049
    Abstract: Methods and associated structures of forming a microelectronic device are described. Those methods may include forming a source/drain region in an NMOS portion of a substrate, wherein the source/drain region of the NMOS portion comprises at least one dislocation, and wherein a PMOS source/drain region in a PMOS portion of the substrate does not comprise a dislocation.
    Type: Grant
    Filed: December 17, 2008
    Date of Patent: June 5, 2012
    Assignee: Intel Corporation
    Inventors: Oleg Golonzka, Hemant Deshpande, Ajay K. Sharma, Cory Weber, Ashutosh Ashutosh
  • Patent number: 7790631
    Abstract: Methods and apparatuses to selectively deposit a dielectric on a self-assembled monolayer (“SAM”) adsorbed metal are described. A wafer includes a device having a first electrode. A first self-assembled monolayer is deposited on the wafer covering the first electrode. Next, a portion of the first self-assembled monolayer is removed to expose the first electrode. The first self-assembled monolayer includes a hydrophobic layer. Further, second self-assembled monolayer is deposited on the first electrode. The second self-assembled monolayer includes a hydrophilic layer. Next, an insulating layer is deposited on the second self-assembled monolayer. Further, self-aligned contacts to one or more second electrodes of the device are formed.
    Type: Grant
    Filed: November 21, 2006
    Date of Patent: September 7, 2010
    Assignee: Intel Corporation
    Inventors: Ajay K. Sharma, Sean King, Dennis Hanken, Andrew W. Ott
  • Publication number: 20100148270
    Abstract: Methods and associated structures of forming a microelectronic device are described. Those methods may include forming a source/drain region in an NMOS portion of a substrate, wherein the source/drain region of the NMOS portion comprises at least one dislocation, and wherein a PMOS source/drain region in a PMOS portion of the substrate does not comprise a dislocation.
    Type: Application
    Filed: December 17, 2008
    Publication date: June 17, 2010
    Inventors: Oleg Golonzka, Hemant Deshpande, Ajay K. Sharma, Cory Weber, Ashutosh Ashutosh
  • Publication number: 20080237660
    Abstract: A semiconductor device and a method to fabricate a semiconductor device on a silicon substrate are illustrated. The semiconductor may comprise an amorphous silicon film, in the source/drain region of a semiconductor, having low amount of hydrogen and high concentration of carbon and phosphorous, which enhances performance of the semiconductor device.
    Type: Application
    Filed: March 30, 2007
    Publication date: October 2, 2008
    Inventors: Ajay K. Sharma, Anand Murthy, Din-How Mei, Dennis Hanken
  • Publication number: 20080116481
    Abstract: Methods and apparatuses to selectively deposit a dielectric on a self-assembled monolayer (“SAM”) adsorbed metal are described. A wafer includes a device having a first electrode. A first self-assembled monolayer is deposited on the wafer covering the first electrode. Next, a portion of the first self-assembled monolayer is removed to expose the first electrode. The first self-assembled monolayer includes a hydrophobic layer. Further, second self-assembled monolayer is deposited on the first electrode. The second self-assembled monolayer includes a hydrophilic layer. Next, an insulating layer is deposited on the second self-assembled monolayer. Further, self-aligned contacts to one or more second electrodes of the device are formed.
    Type: Application
    Filed: November 21, 2006
    Publication date: May 22, 2008
    Inventors: Ajay K. Sharma, Sean King, Dennis Hanken, Andrew W. Ott
  • Patent number: 7314836
    Abstract: The performance of NMOS and PMOS regions of integrated circuits is improved. Embodiments of the invention include forming a first dielectric layer optimized for n-doped regions over the n-doped regions and forming a second dielectric layer optimized for p-doped regions over p-doped regions.
    Type: Grant
    Filed: June 30, 2004
    Date of Patent: January 1, 2008
    Assignee: Intel Corporation
    Inventors: Oleg Golonzka, Ajay K. Sharma, Nadia M. Rahhal-Orabi, Anthony St. Amour, James S. Chung