Patents by Inventor Akira Nodomi

Akira Nodomi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7673216
    Abstract: A memory cache device in which a storage area used for a memory data protection function is effectively used at the time of not using the memory data protection function. A mode selection signal makes ECC code sections for storing an ECC code function as a storage area for storing ECC codes used for performing error detection or error correction on data stored in data RAMs at the time the memory data protection function is enabled and as a way added to the data RAMs at the time the memory data protection function is disabled.
    Type: Grant
    Filed: December 7, 2005
    Date of Patent: March 2, 2010
    Assignee: Fujitsu Microelectronics Limited
    Inventors: Mitsuaki Hino, Akira Nodomi
  • Publication number: 20090172296
    Abstract: A cache memory system including a processing unit and a cache memory which is connected to the processing unit, wherein when a store instruction of storing write data into a certain address is executed, the cache memory system executes selectively one of, a first operation mode of allocating an area of the address to the cache memory in response to a generation of a cache miss due to an access to the address, copying data of the address of the main memory unit to the cache memory and then rewriting the copied data on the cache memory using the write data, and a second operation mode in response to a generation of a cache miss due to the access to the address and storing the write data to the cache memory without copying data of the address of the main memory unit to the allocated area on the cache memory.
    Type: Application
    Filed: December 23, 2008
    Publication date: July 2, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventors: Masayuki TSUJI, Yoshimasa Takebe, Akira Nodomi
  • Patent number: 7461212
    Abstract: A cache system includes a processing device operative to access a main memory device, a primary cache coupled to the processing device and accessible from the processing device at faster speed than the main memory device, and a secondary cache coupled to the processing device via the primary cache and accessible from the processing device at faster speed than the main memory device, wherein the primary and secondary caches are configured such that first data is stored as a data entry in each of the primary and secondary caches when the first data is read from the main memory device in response to access from the processing device, and such that second data in the secondary cache is invalidated without invalidating the second data in the primary cache when a need arises to invalidate the second data in the secondary cache in response to access from the processing device.
    Type: Grant
    Filed: October 27, 2005
    Date of Patent: December 2, 2008
    Assignee: Fujitsu Limited
    Inventor: Akira Nodomi
  • Patent number: 7434023
    Abstract: A memory device that can handle various transmission-source devices and transmission-destination devices without modifying the hardware configuration. The memory device is used to transmit and receive data, and includes a data buffer for storing data output from a data-transmission source and outputting the data to a data-transmission destination serving as the data output destination; a transmission-source address converter for performing arrangement processing on the data output from the data-transmission source when the data-transmission source is a device that passively outputs data; and a transmission-destination address converter for performing arrangement processing on the data to be input to the data-transmission destination when the data-transmission destination is a device to which data is passively input.
    Type: Grant
    Filed: November 14, 2005
    Date of Patent: October 7, 2008
    Assignee: Fujitsu Limited
    Inventors: Akira Nodomi, Yoshimasa Takebe
  • Patent number: 7330961
    Abstract: A cache control method controls data sharing conditions in a processor system having multi-level caches that are in an inclusion relationship. The cache control method indexes an upper level cache by a real address and indexes a lower level cache by a virtual address, and prevents a real address that is referred by a plurality of different virtual addresses from being registered a plurality of times within the same cache. A plurality of virtual addresses are registrable within the upper level cache, so as to relax the data sharing conditions.
    Type: Grant
    Filed: December 13, 2004
    Date of Patent: February 12, 2008
    Assignee: Fujitsu Limited
    Inventors: Hideki Sakata, Tatsumi Nakada, Eiki Ito, Akira Nodomi
  • Publication number: 20070043914
    Abstract: A cache system includes a processing device operative to access a main memory device, a primary cache coupled to the processing device and accessible from the processing device at faster speed than the main memory device, and a secondary cache coupled to the processing device via the primary cache and accessible from the processing device at faster speed than the main memory device, wherein the primary and secondary caches are configured such that first data is stored as a data entry in each of the primary and secondary caches when the first data is read from the main memory device in response to access from the processing device, and such that second data in the secondary cache is invalidated without invalidating the second data in the primary cache when a need arises to invalidate the second data in the secondary cache in response to access from the processing device.
    Type: Application
    Filed: October 27, 2005
    Publication date: February 22, 2007
    Applicant: FUJITSU LIMITED
    Inventor: Akira Nodomi
  • Publication number: 20070044004
    Abstract: A memory cache device in which a storage area used for a memory data protection function is effectively used at the time of not using the memory data protection function. A mode selection signal makes ECC code sections for storing an ECC code function as a storage area for storing ECC codes used for performing error detection or error correction on data stored in data RAMs at the time the memory data protection function is enabled and as a way added to the data RAMs at the time the memory data protection function is disabled.
    Type: Application
    Filed: December 7, 2005
    Publication date: February 22, 2007
    Inventors: Mitsuaki Hino, Akira Nodomi
  • Publication number: 20070028071
    Abstract: A memory device that can handle various transmission-source devices and transmission-destination devices without modifying the hardware configuration. The memory device is used to transmit and receive data, and includes a data buffer for storing data output from a data-transmission source and outputting the data to a data-transmission destination serving as the data output destination; a transmission-source address converter for performing arrangement processing on the data output from the data-transmission source when the data-transmission source is a device that passively outputs data; and a transmission-destination address converter for performing arrangement processing on the data to be input to the data-transmission destination when the data-transmission destination is a device to which data is passively input.
    Type: Application
    Filed: November 14, 2005
    Publication date: February 1, 2007
    Inventors: Akira Nodomi, Yoshimasa Takebe
  • Publication number: 20050144409
    Abstract: Each of a plurality of memory blocks returns data in different latency in reply to a data request from a request source. The closer a request destination memory block is to the request source, in the shorter latency the data is returned.
    Type: Application
    Filed: February 16, 2005
    Publication date: June 30, 2005
    Applicant: Fujitsu Limited
    Inventors: Akira Nodomi, Tatsumi Nakada, Eiki Ito, Hideki Sakata
  • Publication number: 20050102473
    Abstract: A cache control method controls data sharing conditions in a processor system having multi-level caches that are in an inclusion relationship. The cache control method indexes an upper level cache by a real address and indexes a lower level cache by a virtual address, and prevents a real address that is referred by a plurality of different virtual addresses from being registered a plurality of times within the same cache. A plurality of virtual addresses are registrable within the upper level cache, so as to relax the data sharing conditions.
    Type: Application
    Filed: December 13, 2004
    Publication date: May 12, 2005
    Applicant: FUJITSU LIMITED
    Inventors: Hideki Sakata, Tatsumi Nakada, Eiki Ito, Akira Nodomi