Patents by Inventor Alan Lee Roberts

Alan Lee Roberts has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5740098
    Abstract: An associated memory structure having a plurality of memories amenable for testing and a method of testing the memories is provided. First and second memories are formed, wherein data in the first memory provides a basis for at least a portion of the input to the second memory during functional operation of two memories. Preferably, an output latch for receiving the output test data from the first memory is provided. Means are provided for loading the first memory with data which is utilized as a basis for providing at least a portion of the input to the second memory. An access path from the output port of the first memory to the input port of the second memory allows use of the data in the first memory to generate at least a portion of the input to the second memory. The first memory is first tested independently of the second memory. Thereafter, the first memory is loaded with preconditioned data that is used as a basis for inputs to the second memory during testing of the second memory.
    Type: Grant
    Filed: June 27, 1996
    Date of Patent: April 14, 1998
    Assignee: International Business Machines Corporation
    Inventors: Robert Dean Adams, John Connor, James J. Covino, Roy Childs Flaker, Garrett Stephen Koch, Alan Lee Roberts, Jose Roriz Sousa, Luigi Ternullo, Jr.
  • Patent number: 5721863
    Abstract: A structure and method of operation of a cache memory are provided. The cache memory is organized such that the data on a given line of any page of the main memory is stored on the same line of a page of the cache memory. Two address memories are provided, one containing the first eight bits of the virtual address of the page of the data in main memory and the second the entire real page address in main memory. When an address is asserted on the bus, the line component of the address causes each of those lines from the cache memory to read out to a multiplexor. At the same time, the eight bit component of the virtual address is compared in the first memory to the eight bits of each line stored in the first memory, and if a compare is made, the data on that line from that page of cache memory is read to the CPU. Also, the entire real address is compared in the second memory, and if a match does not occur, the data from the cache to the CPU is flagged as invalid data.
    Type: Grant
    Filed: January 29, 1996
    Date of Patent: February 24, 1998
    Assignee: International Business Machines Corporation
    Inventors: James J. Covino, Roy Childs Flaker, Alan Lee Roberts, Jose Roriz Sousa
  • Patent number: 5715188
    Abstract: A method and apparatus are provided for parallel addressing a CAM and a RAM, and also for using a single wordline to address the CAM and/or RAM. The CAM and RAM are addressed using a common wordline, and the common wordline is also used for writing to the CAM during a write cycle and strobing the CAM during a read cycle.
    Type: Grant
    Filed: February 7, 1996
    Date of Patent: February 3, 1998
    Assignee: International Business Machines Corporation
    Inventors: James J. Covino, Roy Childs Flaker, Alan Lee Roberts, Jose Roriz Sousa