Patents by Inventor Albert J. Gregoritsch, Jr.

Albert J. Gregoritsch, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7719295
    Abstract: A method for testing an integrated circuit device includes subjecting the integrated circuit device to an applied magnetic field during the application of one or more test signals, the applied magnetic field inducing magnetostriction effects in one or more materials comprising the integrated circuit device; and determining the existence of any defects within the integrated circuit device attributable to the applied magnetic field.
    Type: Grant
    Filed: January 31, 2007
    Date of Patent: May 18, 2010
    Assignee: International Business Machines Corporation
    Inventor: Albert J. Gregoritsch, Jr.
  • Patent number: 6332988
    Abstract: A semiconductor wafer rework process sideways etches an underlying layer of metal to remove a difficult to etch upper layer of metal without substantially etching that upper layer and without damaging permanent layers of the wafer. If the underlying layer of metal is TiW and the permanent layer is aluminum, the TiW layer can be sideways etched with a hydrogen peroxide and ammonium hydroxide solution that does not damage aluminum lines that are permanently on the wafer. Thus, difficult to remove intermetallic layers, such as tin-copper or chrome-copper, that are located on an underlying layer of TiW, can be successfully removed without danger of damaging permanent aluminum metallization of the wafer.
    Type: Grant
    Filed: June 2, 1999
    Date of Patent: December 25, 2001
    Assignee: International Business Machines Corporation
    Inventors: Russell G. Berger, Jr., Albert J. Gregoritsch, Jr.
  • Patent number: 5576246
    Abstract: A lead on chip (LOC) semiconductor leadframe package provides notched lead-fingers to eliminate mechanical shear-stress at the peripheral edge of a semiconductor chip. Opposite rows of substantially flat cantilevered lead-fingers are attached by double-sided adhesive tape in thermal contact with the active face of a chip. The lead-fingers are routed in personalized paths over the face of the chip to cover a large surface area to aid heat dissipation. All wirebond connections between the lead-fingers and the chip are made at a centerline connection strip running down the center of the chip. Each of the cantilevered lead-fingers has a notched portion positioned directly over the vulnerable peripheral chip edge to reduce thermal, mechanical shear-stress. Additionally, since corrosion typically follows a lead path, the notch provides increasing path length to prevent corrosive ingress over the chip face.
    Type: Grant
    Filed: June 2, 1995
    Date of Patent: November 19, 1996
    Assignees: International Business Machines, Corporation, Siemens Aktiengesellschaft
    Inventors: Harold W. Conru, Francis E. Froebel, Albert J. Gregoritsch, Jr., Sheldon C. Rieley, Stephen G. Starr, Ronald R. Uttecht, Eric J. White, Jens G. Pohl
  • Patent number: 5545921
    Abstract: A lead on chip (LOC) semiconductor leadframe package provides notched lead-fingers to eliminate mechanical shear-stress at the peripheral edge of a semiconductor chip. Opposite rows of substantially flat cantilevered lead-fingers are attached by double-sided adhesive tape in thermal contact with the active face of a chip. The lead-fingers are routed in personalized paths over the face of the chip to cover a large surface area to aid heat dissipation. All wirebond connections between the lead-fingers and the chip are made at a centerline connection strip running down the center of the chip. Each of the cantilevered lead-fingers has a notched portion positioned directly over the vulnerable peripheral chip edge to reduce thermal, mechanical shear-stress. Additionally, since corrosion typically follows a lead path, the notch provides an increasing path length to prevent corrosive ingress over the chip face.
    Type: Grant
    Filed: November 4, 1994
    Date of Patent: August 13, 1996
    Assignees: International Business Machines, Corporation, Siemens Aktiengesellschaft
    Inventors: Harold W. Conru, Francis E. Froebel, Albert J. Gregoritsch, Jr., Sheldon C. Rieley, Stephen G. Starr, Ronald R. Uttecht, Eric J. White, Jens G. Pohl