Patents by Inventor Alberto Pagani

Alberto Pagani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110186838
    Abstract: A circuit architecture provides for the parallel supplying of power during electric or electromagnetic testing of electronic devices integrated on a same semiconductor wafer and bounded by scribe lines. The circuit architecture comprises a conductive grid interconnecting the electronic devices and having a portion external to the devices and a portion internal to the devices. The external portion extends along the scribe lines; and the internal portion extends within at least a part of the devices. The circuit architecture includes interconnection pads between the external portion and the internal portion of the conductive grid and provided on at least a part of the devices, the interconnection pads forming, along with the internal and external portions, power supply lines which are common to different electronic devices of the group.
    Type: Application
    Filed: February 7, 2011
    Publication date: August 4, 2011
    Applicant: STMICROELECTRONICS S.R.L.
    Inventor: Alberto Pagani
  • Publication number: 20110156732
    Abstract: An embodiment for making a check of the electric type executed on wafer for testing the correct positioning or alignment of the probes of a probe card on the pads or bumps of the electronic devices integrated on semiconductor wafer. An embodiment consists in making a current circulate in at least part of the seal ring of at least one of the above devices, and in case it has to flow in the seal ring of more devices, these seal rings are suitably interconnected to each other. Thanks to an embodiment the seal ring may also be reinforced in the angle areas of the chip, and suitable circuits may be possibly inserted in the seal ring or between the seal rings.
    Type: Application
    Filed: December 21, 2010
    Publication date: June 30, 2011
    Applicant: STMicroelectronics S.r.I
    Inventor: Alberto PAGANI
  • Publication number: 20110109342
    Abstract: An integrated circuit integrated on a semiconductor material die and adapted to be at least partly tested wirelessly, wherein circuitry for setting a selected radio communication frequencies to be used for the wireless test of the integrated circuit are integrated on the semiconductor material die.
    Type: Application
    Filed: January 14, 2011
    Publication date: May 12, 2011
    Applicant: STMicroelectronics S.r.I
    Inventor: Alberto Pagani
  • Publication number: 20110090030
    Abstract: An embodiment of an electronic system includes a first electronic circuit and a second electronic circuit. The electronic system further includes a resonant LC circuit having a resonance frequency for coupling the first electronic circuit and the second electronic circuit; each electronic circuit includes functional means for providing a signal at the resonance frequency to be transmitted to the other electronic circuit through the LC circuit and/or for receiving the signal from the other electronic circuit. The LC circuit also include capacitor means having at least one first capacitor plate included in the first electronic circuit and at least one second capacitor plate included in the second electronic circuit. The LC circuit further includes first inductor means included in the first electronic circuit and/or second inductor means included in the second electronic circuit.
    Type: Application
    Filed: October 19, 2010
    Publication date: April 21, 2011
    Applicant: STMicroelectronics S.r.I.
    Inventor: Alberto PAGANI
  • Publication number: 20110089962
    Abstract: An embodiment of a test apparatus for executing a test of a set of electronic devices having a plurality of electrically conductive terminals, the test apparatus including a plurality of electrically conductive test probes for exchanging electrical signals with the terminals, and coupling means for mechanically coupling the test probes with the electronic devices. In an embodiment, the coupling means includes insulating means for keeping each one of at least part of the test probes electrically insulated from at least one corresponding terminal during the execution of the test. Each test probe and the corresponding terminal form a capacitor for electro-magnetically coupling the test probe with the terminal.
    Type: Application
    Filed: October 19, 2010
    Publication date: April 21, 2011
    Applicant: STMICROELECTRONICS S.R.L.
    Inventor: Alberto PAGANI
  • Patent number: 7915908
    Abstract: An integrated circuit integrated on a semiconductor material die and adapted to be at least partly tested wirelessly, wherein circuitry for setting a selected radio communication frequencies to be used for the wireless test of the integrated circuit are integrated on the semiconductor material die.
    Type: Grant
    Filed: February 26, 2008
    Date of Patent: March 29, 2011
    Assignees: STMicroelectronics S.r.l., STMicroelectronics S.A.
    Inventor: Alberto Pagani
  • Publication number: 20110050267
    Abstract: An embodiment of a probe card is proposed. The probe card comprises a plurality of probes. Each probe is adapted to contact a corresponding terminal of a circuit integrated in at least one die of a semiconductor material wafer during a test phase of the wafer. Said plurality of probes includes at least one probe adapted to provide and/or receive a radio frequency test signal to/from the corresponding terminal during the test phase. Said probe card comprises at least one electromagnetic shield structure corresponding to the at least one probe adapted to provide and/or receive the radio frequency test signal for the at least partial shielding of an electromagnetic field irradiated by such at least one probe adapted to provide and/or receive the radio frequency test signal.
    Type: Application
    Filed: August 6, 2010
    Publication date: March 3, 2011
    Applicant: STMICROELECTRONICS S.R.L.
    Inventor: Alberto PAGANI
  • Publication number: 20110049728
    Abstract: A method performs electrical testing and assembly of an electronic device on a wafer and comprising a pad made in an oxide layer covered by a passivation layer. The method includes connecting the electronic device to a testing apparatus; providing said electronic device with a metallization layer extending on the passivation layer from the pad to a non-active area of said wafer. The method comprises-performing the electrical testing on wafer of the electronic device by placing a probe of on a portion of the extended metallization layer; performing the cut of said wafer, reducing the extension of the metallization layer to the edge of the electronic device; embedding the device inside a package, forming on the metallization layer an electrical connection configured to connect the metallization layer to a circuit in said package.
    Type: Application
    Filed: August 26, 2010
    Publication date: March 3, 2011
    Applicant: STMICROELECTRONICS S.R.L.
    Inventor: Alberto Pagani
  • Publication number: 20100308855
    Abstract: An embodiment of a probe card adapted for testing at least one integrated circuit integrated on a corresponding at least one die of a semiconductor material wafer, the probe card including a board adapted for the coupling to a tester apparatus, and a plurality of probes coupled to the said board, wherein the probe card comprises a plurality of replaceable elementary units, each one comprising at least one of said probes for contacting externally-accessible terminals of an integrated circuit under test, the plurality of replaceable elementary units being arranged so as to correspond to an arrangement of at least one die on the semiconductor material wafer containing integrated circuits to be tested.
    Type: Application
    Filed: December 19, 2008
    Publication date: December 9, 2010
    Applicant: STMICROELECTRONICS S.R.L.
    Inventor: Alberto Pagani
  • Publication number: 20100164671
    Abstract: An embodiment of an integrated electronic device having a body, made at least partially of semiconductor material and having a top surface, a bottom surface, and a side surface, and a first antenna, which is integrated in the body and enables magnetic or electromagnetic coupling of the integrated electronic device with a further antenna. The integrated electronic device moreover has a coupling region made of magnetic material, which provides, in use, a communication channel between the first antenna and the further antenna.
    Type: Application
    Filed: December 22, 2009
    Publication date: July 1, 2010
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Alberto PAGANI, Giovanni GIRLANDO
  • Publication number: 20100164526
    Abstract: A MEMS probe adapted to contact a corresponding terminal of an integrated circuit, integrated on at least one chip of a semiconductor material wafer during a test phase of the wafer is provided. The probe includes a support structure comprising a first access terminal and a second access terminal; the support structure defines a conductive path between said first access terminal and said second access terminal. The probes further-includes a probe region connected to the support structure adapted to contact the corresponding terminal of the integrated circuit during the test phase for providing at least one test signal received from the first access terminal and the second access terminal to the integrated circuit through at least one portion of the conductive path, and/or providing at least one test signal generated by the integrated circuit to at least one between the first access terminal and the second access terminal trough at least one portion of the conductive path.
    Type: Application
    Filed: December 29, 2009
    Publication date: July 1, 2010
    Applicant: STMicroelectronics S.r.I.
    Inventor: Alberto Pagani
  • Publication number: 20100134133
    Abstract: A method of electrical testing electronic devices DUT, comprising: connecting at least an electronic device DUT to an automatic testing apparatus suitable for performing the testing of digital circuits or memories or of digital circuits and memories; sending electrical testing command signals to the electronic device DUT by means of the ATE apparatus; performing electrical testing of the electronic device DUT by means of at least one advanced supervised self testing system “Advanced Low Pin Count BIST” ALB which is built in the electronic device DUT, the ALB system being digitally interfaced with the ATE through a dedicated digital communication channel; and sending reply messages, if any, which comprise measures, failure information and reply data to the command signals from the electronic device DUT toward the ATE apparatus by means of the digital communication channel.
    Type: Application
    Filed: November 24, 2009
    Publication date: June 3, 2010
    Applicant: STMicroelectronics S.r.l
    Inventor: Alberto Pagani
  • Publication number: 20090224784
    Abstract: A method of testing integrated circuits, including: establishing at least a first physical communication channel between a test equipment and an integrated circuit under test by having at least a first probe of the test equipment contacting a corresponding physical contact terminal of the integrated circuit under test; having the test equipment and the integrated circuit under test exchange, over said first physical communication channel, at least two signals selected from the group including at least two test stimuli and at least two test response signals, wherein said at least two signals are exchanged by means of at least one modulated carrier wave modulated by the at least two signals.
    Type: Application
    Filed: March 4, 2009
    Publication date: September 10, 2009
    Applicant: STMicroelectronics S.r.l
    Inventor: Alberto Pagani
  • Publication number: 20090033467
    Abstract: An embodiment of a RF identification device is formed by a tag and by a reader. The tag is formed by a processing circuit and a first antenna, which has the function both of transmitting and of receiving data. The reader is formed by a control circuit and by a second antenna, which has the function both of transmitting and of receiving data. The processing circuit is formed by a resonance capacitor, a modulator, a rectifier circuit, a charge-pump circuit and a detection circuit. The antenna of the tag and the processing circuit are integrated in a single structure in completely monolithic form. The first antenna has terminals connected to the input of the rectifier circuit, the output of which is connected to the charge-pump circuit. The charge-pump circuit has an output connected to the detection circuit.
    Type: Application
    Filed: July 30, 2008
    Publication date: February 5, 2009
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Alessandro Finocchiaro, Giovanni Girlando, Giuseppe Palmisano, Giuseppe Ferla, Alberto Pagani
  • Publication number: 20080204055
    Abstract: An integrated circuit integrated on a semiconductor material die and adapted to be at least partly tested wirelessly, wherein circuitry for setting a selected radio communication frequencies to be used for the wireless test of the integrated circuit are integrated on the semiconductor material die.
    Type: Application
    Filed: February 26, 2008
    Publication date: August 28, 2008
    Applicant: STMicroelectronics S.R.L.
    Inventor: Alberto Pagani
  • Patent number: 4895634
    Abstract: A porous separator, to be used in electrolyzers for producing hydrogen and oxygen by water electrolysis, consists of a fabric or felt entirely made of polyphenylene sulfide (PPS). In order to reduce the voltage drop caused by the separator, the PPS polymeric chain can be made ionically active by the presence thereon of polar groups, such as sulfonic, carboxylic or phosphonic groups.The method for producing the separator comprises the preparation, according to conventional weaving or felt manufacturing techniques, of a fabric or felt entirely made of PPS and the subsequent functionalization for introducing polar groups in the polymeric chain. The functionalization can be carried out either on the starting material, such as PPS polymer powder or flakes, or in any other step of the production of fabric or felt.
    Type: Grant
    Filed: June 14, 1988
    Date of Patent: January 23, 1990
    Assignee: Fratelli Testori S.p.A.
    Inventors: Luigi Giuffre, Giovanni Modica, Alberto Pagani, Giancarlo Imarisio