Patents by Inventor Aldona M. Butkus

Aldona M. Butkus has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5936285
    Abstract: A transistor gate array includes an active transistor region (50a-50n) of transistor gates all oriented in a single direction. Surrounding the active transistor region on all four sides are input/output regions (52a-52d) each containing a row of input/output transistors. All of the I/O devices on all sides of the array are oriented in the same common direction, which is the same direction as the orientation of the active transistor in the active region. This arrangement allows the use of the benefits of high angle ion implantation with fewer ion implant steps. Where some of the transistors are oriented at right angles to others, as in the prior art, four separate directions of high angle ion implantation are required to avoid degradation of electrical properties. With all transistors, including those of the gate array and those of the input/output devices, all oriented in the same direction, only two directions high angle ion implantation are required.
    Type: Grant
    Filed: April 23, 1997
    Date of Patent: August 10, 1999
    Assignee: LSI Logic Corporation
    Inventors: Nicholas F. Pasch, Aldona M. Butkus, Sheldon Aronowitz
  • Patent number: 5689134
    Abstract: An integrated circuit structure is described having a non-metallic electrically conductive plate preferably placed over an insulating layer formed over the uppermost layer of metal lines. The electrically conductive non-metallic plate is operative to terminate electric field lines emanating from at least some of the metal lines in the metal layers under the insulating layer beneath the non-metallic electrically conductive plate, particularly the uppermost metal lines, i.e., those spaced the farthest distance from the underlying semiconductor substrate. The conductive plate may be connected to either a ground line or a power line. In another embodiment, the non-metallic electrically conductive plate may be located between at least the uppermost layer of metal lines and one or more lower layers of metal lines, with insulating layers separating the non-metallic electrically conductive plate from such metal lines.
    Type: Grant
    Filed: July 24, 1996
    Date of Patent: November 18, 1997
    Assignee: LSI Logic Corporation
    Inventors: Nicholas F. Pasch, Aldona M. Butkus
  • Patent number: 5459085
    Abstract: A transistor gate array includes an active transistor region (50a-50n) of transistor gates all oriented in a single direction. Surrounding the active transistor region on all four sides are input/output regions (52a-52d) each containing a row of input/output transistors. All of the I/O devices on all sides of the array are oriented in the same common direction, which is the same direction as the orientation of the active transistor in the active region. This arrangement allows the use of the benefits of high angle ion implantation with fewer ion implant steps. Where some of the transistors are oriented at right angles to others, as in the prior art, four separate directions of high angle ion implantation are required to avoid degradation of electrical properties. With all transistors, including those of the gate array and those of the input/output devices, all oriented in the same direction, only two directions of high angle ion implantation are required.
    Type: Grant
    Filed: May 13, 1994
    Date of Patent: October 17, 1995
    Assignee: LSI Logic Corporation
    Inventors: Nicholas F. Pasen, Aldona M. Butkus, Sheldon Aronowitz