Patents by Inventor Alexander A. Suvorov

Alexander A. Suvorov has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6995398
    Abstract: A method is disclosed for treating a silicon carbide substrate for improved epitaxial deposition thereon and for use as a precursor in the manufacture of devices such as light emitting diodes. The method includes the steps of implanting dopant atoms of a first conductivity type into the first surface of a conductive silicon carbide wafer having the same conductivity type as the implanting ions at one or more predetermined dopant concentrations and implant energies to form a dopant profile, annealing the implanted wafer, and growing an epitaxial layer on the implanted first surface of the wafer.
    Type: Grant
    Filed: May 27, 2004
    Date of Patent: February 7, 2006
    Assignee: Cree, Inc.
    Inventors: Davis Andrew McClure, Alexander Suvorov, John A. Edmond, David B. Slater, Jr.
  • Publication number: 20050285126
    Abstract: A semiconductor light emitting diode includes a semiconductor substrate, an epitaxial layer of n-type Group III nitride on the substrate, a p-type epitaxial layer of Group III nitride on the n-type epitaxial layer and forming a p-n junction with the n-type layer, and a resistive gallium nitride region on the n-type epitaxial layer and adjacent the p-type epitaxial layer for electrically isolating portions of the p-n junction. A metal contact layer is formed on the p-type epitaxial layer. In method embodiments disclosed, the resistive gallium nitride border is formed by forming an implant mask on the p-type epitaxial region and implanting ions into portions of the p-type epitaxial region to render portions of the p-type epitaxial region semi-insulating. A photoresist mask or a sufficiently thick metal layer may be used as the implant mask.
    Type: Application
    Filed: June 16, 2005
    Publication date: December 29, 2005
    Inventors: Yifeng Wu, Gerald Negley, David Slater, Valeri Tsvetkov, Alexander Suvorov
  • Publication number: 20050194584
    Abstract: A semiconductor light emitting diode includes a semiconductor substrate, an epitaxial layer of n-type Group III nitride on the substrate, a p-type epitaxial layer of Group III nitride on the n-type epitaxial layer and forming a p-n junction with the n-type layer, and a resistive gallium nitride region on the n-type epitaxial layer and adjacent the p-type epitaxial layer for electrically isolating portions of the p-n junction. A metal contact layer is formed on the p-type epitaxial layer. Some embodiments include a semiconductor substrate, an epitaxial layer of n-type Group III nitride on the substrate, a p-type epitaxial layer of Group III nitride on the n-type epitaxial layer and forming a p-n junction with the n-type layer, wherein portions of the epitaxial region are patterned into a mesa and wherein the sidewalls of the mesa comprise a resistive Group III nitride region for electrically isolating portions of the p-n junction.
    Type: Application
    Filed: November 12, 2004
    Publication date: September 8, 2005
    Inventors: David Slater, John Edmond, Alexander Suvorov, Iain Hamilton
  • Publication number: 20050158892
    Abstract: A method is disclosed for treating a silicon carbide substrate for improved epitaxial deposition thereon and for use as a precursor in the manufacture of devices such as light emitting diodes. The method includes the steps of implanting dopant atoms of a first conductivity type into the first surface of a conductive silicon carbide wafer having the same conductivity type as the implanting ions at one or more predetermined dopant concentrations and implant energies to form a dopant profile, annealing the implanted wafer, and growing an epitaxial layer on the implanted first surface of the wafer.
    Type: Application
    Filed: December 22, 2004
    Publication date: July 21, 2005
    Inventors: Davis McClure, Alexander Suvorov, John Edmond, David Slater
  • Publication number: 20050151232
    Abstract: A method is disclosed for treating a silicon carbide substrate for improved epitaxial deposition thereon and for use as a precursor in the manufacture of devices such as light emitting diodes. The method includes the steps of implanting dopant atoms of a first conductivity type into the first surface of a conductive silicon carbide wafer having the same conductivity type as the implanting ions at one or more predetermined dopant concentrations and implant energies to form a dopant profile, annealing the implanted wafer, and growing an epitaxial layer on the implanted first surface of the wafer.
    Type: Application
    Filed: February 14, 2005
    Publication date: July 14, 2005
    Inventors: Davis McClure, Alexander Suvorov, John Edmond, David Slater
  • Patent number: 6909119
    Abstract: A semiconductor device is disclosed that includes a semiconductor substrate having a first surface and a second surface and a first conductivity type and at least one epitaxial layer on the first surface of the semiconductor substrate. The epitaxial layer is formed of a material with a dissociation temperature below that of the semiconductor substrate. A zone of increased carrier concentration is in the semiconductor substrate and extends from the second surface of the semiconductor material toward the first surface. A layer of metal is deposited on the second surface of the semiconductor substrate and forms an ohmic contact at the interface of the metal and the zone of increased carrier concentration.
    Type: Grant
    Filed: March 12, 2004
    Date of Patent: June 21, 2005
    Assignee: Cree, Inc.
    Inventors: David B. Slater, Jr., Alexander Suvorov
  • Patent number: 6884644
    Abstract: The invention comprises a method for forming a metal-semiconductor ohmic contact (18) for use in a semiconductor device (10) having a plurality of epitaxial layers (14a-c) wherein the ohmic contact (18) is preferably formed after deposition of the epitaxial layers (14a-c). The invention also comprises a semiconductor device comprising a plurality of epitaxial layers and an ohmic contact.
    Type: Grant
    Filed: September 16, 1999
    Date of Patent: April 26, 2005
    Assignee: Cree, Inc.
    Inventors: David B. Slater, Jr., Alexander Suvorov
  • Publication number: 20050029526
    Abstract: A method is disclosed for treating a silicon carbide substrate for improved epitaxial deposition thereon and for use as a precursor in the manufacture of devices such as light emitting diodes. The method includes the steps of implanting dopant atoms of a first conductivity type into the first surface of a conductive silicon carbide wafer having the same conductivity type as the implanting ions at one or more predetermined dopant concentrations and implant energies to form a dopant profile, annealing the implanted wafer, and growing an epitaxial layer on the implanted first surface of the wafer.
    Type: Application
    Filed: May 27, 2004
    Publication date: February 10, 2005
    Applicant: CREE, INC.
    Inventors: Davis McClure, Alexander Suvorov, John Edmond, David Slater
  • Publication number: 20050029533
    Abstract: A semiconductor light emitting diode includes a semiconductor substrate, an epitaxial layer of n-type Group III nitride on the substrate, a p-type epitaxial layer of Group III nitride on the n-type epitaxial layer and forming a p-n junction with the n-type layer, and a resistive gallium nitride region on the n-type epitaxial layer and adjacent the p-type epitaxial layer for electrically isolating portions of the p-n junction. A metal contact layer is formed on the p-type epitaxial layer. In method embodiments disclosed, the resistive gallium nitride border is formed by forming an implant mask on the p-type epitaxial region and implanting ions into portions of the p-type epitaxial region to render portions of the p-type epitaxial region semi-insulating. A photoresist mask or a sufficiently thick metal layer may be used as the implant mask.
    Type: Application
    Filed: May 5, 2004
    Publication date: February 10, 2005
    Inventors: Yifeng Wu, Gerald Negley, David Slater, Valeri Tsvetkov, Alexander Suvorov
  • Patent number: 6803243
    Abstract: A method for forming an ohmic contact to silicon carbide for a semiconductor device comprises implanting impurity atoms into a surface of a silicon carbide substrate thereby forming a layer on the silicon carbide substrate having an increased concentration of impurity atoms, annealing the implanted silicon carbide substrate, and depositing a layer of metal on the implanted surface of the silicon carbide. The metal forms an ohmic contact “as deposited” on the silicon carbide substrate without the need for a post-deposition anneal step.
    Type: Grant
    Filed: October 31, 2001
    Date of Patent: October 12, 2004
    Assignee: Cree, Inc.
    Inventors: David B. Slater, Jr., Alexander Suvorov
  • Publication number: 20040171204
    Abstract: A semiconductor device is disclosed that includes a semiconductor substrate having a first surface and a second surface and a first conductivity type and at least one epitaxial layer on the first surface of the semiconductor substrate. The epitaxial layer is formed of a material with a dissociation temperature below that of the semiconductor substrate. A zone of increased carrier concentration is in the semiconductor substrate and extends from the second surface of the semiconductor material toward the first surface. A layer of metal is deposited on the second surface of the semiconductor substrate and forms an ohmic contact at the interface of the metal and the zone of increased carrier concentration.
    Type: Application
    Filed: March 12, 2004
    Publication date: September 2, 2004
    Inventors: David B. Slater, Alexander Suvorov
  • Publication number: 20040149993
    Abstract: A method is disclosed for treating a silicon carbide substrate for improved epitaxial deposition thereon and for use as a precursor in the manufacture of devices such as light emitting diodes. The method includes the steps of implanting dopant atoms of a first conductivity type into the first surface of a conductive silicon carbide wafer having the same conductivity type as the implanting ions at one or more predetermined dopant concentrations and implant energies to form a dopant profile, annealing the implanted wafer, and growing an epitaxial layer on the implanted first surface of the wafer.
    Type: Application
    Filed: January 30, 2003
    Publication date: August 5, 2004
    Applicant: CREE, INC.
    Inventors: Davis Andrew McClure, Alexander Suvorov, John Adam Edmond, David Beardsley Slater
  • Patent number: 6344663
    Abstract: A monollithic CMOS integrated device formed in silicon carbide and method of fabricating same. The CMOS integrated device includes a layer of silicon carbide of a first conductivity type with a well region of a second conductivity type formed in the layer of silicon carbide. A MOS field effect transistor is formed in the well region and a complementary MOS field effect transistor is formed in the silicon carbide layer. The method of fabrication of CMOS silicon carbide includes formation of an opposite conductivity well region in a silicon carbide layer by ion implantation. Source and drain contacts are also formed by selective ion implantation in the silicon carbide layer and the well region. A gate dielectric layer is formed by deposition and reoxidation. A gate electrode is formed on the gate dielectric such that a channel region is formed between the source and the drain when a bias is applied to the gate electrode.
    Type: Grant
    Filed: April 15, 1996
    Date of Patent: February 5, 2002
    Assignee: Cree, Inc.
    Inventors: David B. Slater, Jr., Lori A. Lipkin, Alexander A. Suvorov, John W. Palmour
  • Patent number: 6303475
    Abstract: Silicon carbide power devices are fabricated by masking the surface of a silicon carbide substrate to define an opening at the substrate, implanting p-type dopants into the silicon carbide substrate through the opening at implant energy and dosage that form a deep p-type implant, and implanting n-type dopants into the silicon carbide substrate through the opening at implant energy and dosage that form a shallow n-type implant relative to the deep p-type implant. The deep p-type implant and the shallow n-type implant are annealed at less than 1650° C., but preferably more than about 1500°. The annealing preferably takes place for between about five minutes and about thirty minutes. Ramp-up time from room temperature to the anneal temperature is also controlled to be less than about one hundred minutes but more than about thirty minutes. Ramp-down time after annealing is also controlled by decreasing the temperature from the annealing temperature to below about 1500° C.
    Type: Grant
    Filed: November 30, 1999
    Date of Patent: October 16, 2001
    Assignee: Cree, Inc.
    Inventors: Alexander Suvorov, John W. Palmour, Ranbir Singh
  • Patent number: 6107142
    Abstract: Silicon carbide power devices are fabricated by implanting p-type dopants into a silicon carbide substrate through an opening in a mask, to form a deep p-type implant. N-type dopants are implanted into the silicon carbide substrates through the same opening in the mask, to form a shallow n-type implant relative to the p-type implant. Annealing is then performed at temperature and time that is sufficient to laterally diffuse the deep p-type implant to the surface of the silicon carbide substrate surrounding the shallow n-type implant, without vertically diffusing the p-type implant to the surface of the silicon carbide substrate through the shallow n-type implant. Accordingly, self-aligned shallow and deep implants may be performed by ion implantation, and a well-controlled channel may be formed by the annealing that promotes significant diffusion of the p-type dopant having high diffusivity, while the n-type dopant having low diffusivity remains relatively fixed.
    Type: Grant
    Filed: June 8, 1998
    Date of Patent: August 22, 2000
    Assignee: Cree Research, Inc.
    Inventors: Alexander Suvorov, John W. Palmour, Ranbir Singh
  • Patent number: 6100169
    Abstract: Silicon carbide power devices are fabricated by masking the surface of a silicon carbide substrate to define an opening at the substrate, implanting p-type dopants into the silicon carbide substrate through the opening at implant energy and dosage that form a deep p-type implant, and implanting n-type dopants into the silicon carbide substrate through the opening at implant energy and dosage that form a shallow n-type implant relative to the deep p-type implant. The deep p-type implant and the shallow n-type implant are annealed at less than 1650.degree. C., but preferably more than about 1500.degree.. The annealing preferably takes place for between about five minutes and about thirty minutes. Ramp-up time from room temperature to the anneal temperature is also controlled to be less than about one hundred minutes but more than about thirty minutes. Ramp-down time after annealing is also controlled by decreasing the temperature from the annealing temperature to below about 1500.degree. C.
    Type: Grant
    Filed: June 8, 1998
    Date of Patent: August 8, 2000
    Assignee: Cree, Inc.
    Inventors: Alexander Suvorov, John W. Palmour, Ranbir Singh