Patents by Inventor Alexander Czajor

Alexander Czajor has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7502388
    Abstract: An asynchronous frame receiver includes an input for receiving an asynchronous frame comprising a break character, which includes a determined number of bits having a same value. A hot-plugging circuit for connecting to an asynchronous data bus that is operating by detecting the break character, and leaving an initial idle state and switching to at least one operating mode when the break character has been detected.
    Type: Grant
    Filed: April 15, 2004
    Date of Patent: March 10, 2009
    Assignee: STMicroelectronics SA
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor
  • Patent number: 7408958
    Abstract: An asynchronous data transmission device includes a data reception terminal receiving data clocked by a sampling signal in synchronization with a local clock signal. A register is connected to the data reception terminal for receiving the data. A clock deviation measuring circuit is connected to the register for determining a number M of periods of the sampling signal appearing during K periods of a synchronization signal received on the data reception terminal, and for comparing the number M to a tolerance margin defined by a lower threshold and an upper threshold.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: August 5, 2008
    Assignee: STMicroelectronics SA
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor
  • Patent number: 7078952
    Abstract: An integrated circuit having a clock calibration device receiving a local clock signal from an oscillator and applying a correction value to the signal to produce a corrected clock signal. The clock calibration device includes a frequency dividing module having a programmable divider and a calibration register for storing the correction value, the programmable divider receiving the local clock signal and delivering the corrected clock signal, and a circuit for determining a new correction value using an external reference signal. A time base unit produces a time base signal using a timing signal derived from the local clock signal, and it includes a counting module coupled to a load register wherein a load value is stored that determines the ratio between the frequency of the time base signal and that of the timing signal. An external computing unit loads a new load value into the load register by using the new correction value stored in the calibration register to deduce the new load value therefrom.
    Type: Grant
    Filed: May 6, 2004
    Date of Patent: July 18, 2006
    Assignee: STMicroelectronics S.A.
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor
  • Publication number: 20050044276
    Abstract: A device for receiving asynchronous frames beginning with a header field, the device including a circuit for switching into a stand-by mode, a circuit for recognizing a header field, and a circuit for leaving the stand-by mode when a valid header field is recognized, the stand-by mode including the filtering of at least one signal likely to be emitted by the receiver device during the reception of a header field. The device is suitable in particular for UART circuits that are present in microcontrollers.
    Type: Application
    Filed: October 11, 2002
    Publication date: February 24, 2005
    Applicant: STMicroelectronics sa
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor
  • Publication number: 20050024111
    Abstract: An integrated circuit having a clock calibration device receiving a local clock signal from an oscillator and applying a correction value to the signal to produce a corrected clock signal. The clock calibration device includes a frequency dividing module having a programmable divider and a calibration register for storing the correction value, the programmable divider receiving the local clock signal and delivering the corrected clock signal, and a circuit for determining a new correction value using an external reference signal. A time base unit produces a time base signal using a timing signal derived from the local clock signal, and it includes a counting module coupled to a load register wherein a load value is stored that determines the ratio between the frequency of the time base signal and that of the timing signal. An external computing unit loads a new load value into the load register by using the new correction value stored in the calibration register to deduce the new load value therefrom.
    Type: Application
    Filed: May 6, 2004
    Publication date: February 3, 2005
    Applicant: STMicroelectronics SA
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor
  • Publication number: 20040252704
    Abstract: An asynchronous frame receiver includes an input for receiving an asynchronous frame comprising a break character, which includes a determined number of bits having a same value. A hot-plugging circuit for connecting to an asynchronous data bus that is operating by detecting the break character, and leaving an initial idle state and switching to at least one operating mode when the break character has been detected.
    Type: Application
    Filed: April 15, 2004
    Publication date: December 16, 2004
    Applicant: STMicroelectronics SA
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor
  • Publication number: 20040246997
    Abstract: A asynchronous frame receiver includes an input for receiving asynchronous frames. The asynchronous frames include standard characters, and a header that has a data bit length greater than a data bit length of the standard characters. A break character detection unit detects the break character. A standard character processing unit for detecting the standard characters is activated by the break character detection unit based upon the break character being detected.
    Type: Application
    Filed: April 15, 2004
    Publication date: December 9, 2004
    Applicant: STMicroelectronics SA
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor
  • Publication number: 20040233937
    Abstract: An asynchronous data transmission device includes a data reception terminal receiving data clocked by a sampling signal in synchronization with a local clock signal. A register is connected to the data reception terminal for receiving the data. A clock deviation measuring circuit is connected to the register for determining a number M of periods of the sampling signal appearing during K periods of a synchronization signal received on the data reception terminal, and for comparing the number M to a tolerance margin defined by a lower threshold and an upper threshold.
    Type: Application
    Filed: March 31, 2004
    Publication date: November 25, 2004
    Applicant: STMicroelectronics SA
    Inventors: Ludovic Ruat, Paul Kinowski, Alexander Czajor