Patents by Inventor Alexander Mikhailovich Marchenko

Alexander Mikhailovich Marchenko has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7124385
    Abstract: A method for generating an integrated circuit layout is disclosed. One embodiment includes receiving an integrated circuit netlist describing a plurality of transistors and a plurality of conductors for interconnecting the plurality of transistors, each of the plurality of transistors having a width in a layout corresponding to the integrated circuit netlist. More than one of the plurality of transistors are determined to be the widest transistors, all having the same width. One of the widest transistors is folded to produce a folded transistor that is electrically equivalent to the widest transistor. The folded transistor has at least two fingers, each finger having a smaller width than the width of the widest transistors. A fold solution for the layout having the one folded transistor is created.
    Type: Grant
    Filed: September 8, 2003
    Date of Patent: October 17, 2006
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Patrick James McGuinness, Robert Lee Maziasz, Andrei Vladimirovitch Zinchenko, Vladimir Pavlovich Rozenfeld, Michael Viacheslavovich Golikov, Alexander Mikhailovich Marchenko
  • Patent number: 7086027
    Abstract: A method of compacting a circuit layout includes determining a critical path of the circuit layout, the critical path having a length not less than a length of each other path of the circuit layout. The method further includes representing the critical path to include a plurality of vertices and a plurality of edges, each one of the vertices being coupled to another of the vertices by an edge, the plurality of vertices including a flexible vertex corresponding to a flexible element of the circuit layout, the plurality of edges including a first shear edge. The method further includes representing the flexible vertex to include a first jogging edge. The method further includes determining an optimal cutest of the graph of the critical path, the cutest including at least one of the group consisting of the first jogging edge and the first shear edge.
    Type: Grant
    Filed: July 3, 2000
    Date of Patent: August 1, 2006
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Venkata K. R. Chiluvuri, Alexander Mikhailovich Marchenko, Mikhail Anatolievich Sotnikov
  • Publication number: 20040078768
    Abstract: A method for generating an integrated circuit layout is disclosed. One embodiment includes receiving an integrated circuit netlist describing a plurality of transistors and a plurality of conductors for interconnecting the plurality of transistors, each of the plurality of transistors having a width in a layout corresponding to the integrated circuit netlist. More than one of the plurality of transistors are determined to be the widest transistors, all having the same width. One of the widest transistors is folded to produce a folded transistor that is electrically equivalent to the widest transistor. The folded transistor has at least two fingers, each finger having a smaller width than the width of the widest transistors. A fold solution for the layout having the one folded transistor is created.
    Type: Application
    Filed: September 8, 2003
    Publication date: April 22, 2004
    Inventors: Patrick James McGuinness, Robert Lee Maziasz, Andrei Vladimirovitch Zinchenko, Vladimir Pavlovich Rozenfeld, Michael Viacheslavovich Golikov, Alexander Mikhailovich Marchenko