Patents by Inventor Alexander Trueby

Alexander Trueby has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7030017
    Abstract: The invention relates to a method for the planarization of a semiconductor structure comprising a substrate, in which several sub-structures (STI; AA; AA?; AA?;) are provided. said sub-structures (STI; AA; AA?; AA?,) having a first sub-structure (AA?) with planar regions (PS) and first trench regions (DT). A layer to be planarized is applied over the semiconductor structure, said layer having appropriate recesses above the first trench regions (DT) of the first sub-structure (AA?). The method comprises the following steps: pre-planarization of the layer to be planarized by an etching step, using a pre-planarization mask, then subsequent planarization of the layer to be planarized by a chemical-mechanical polishing step.
    Type: Grant
    Filed: October 23, 2003
    Date of Patent: April 18, 2006
    Assignee: Infineon Technologies AG
    Inventors: Mark Hollatz, Klaus-Dieter Morhard, Alexander Trüby, Dirk Többen
  • Patent number: 6924209
    Abstract: A method for the fabrication of an integrated semiconductor component, in which at least one isolation trench is formed, a first layer of a nonconductive material is applied by a nonconformal deposition method, and a second layer of a nonconductive material is applied by a conformal deposition method at least to the back surface of the semiconductor component.
    Type: Grant
    Filed: October 17, 2001
    Date of Patent: August 2, 2005
    Assignee: Infineon Technologies AG
    Inventors: Hans-Peter Moll, Alexander Trueby, Andreas Wich-Glasen
  • Publication number: 20040058509
    Abstract: A method for the fabrication of an integrated semiconductor component, in which at least one isolation trench is formed, a first layer of a nonconductive material is applied by a nonconformal deposition method, and a second layer of a nonconductive material is applied by a conformal deposition method at least to the back surface of the semiconductor component.
    Type: Application
    Filed: October 16, 2003
    Publication date: March 25, 2004
    Inventors: Hans-Peter Moll, Alexander Trueby, Andreas Wich-Glasen
  • Publication number: 20030003682
    Abstract: A method for filling an isolation trench in a semiconductor substrate includes the steps of forming a first silicon oxide layer on sidewalls and the floor of each trench by an oxidation step, forming a second silicon oxide layer on the sidewalls and floor of the trench by a first high-density plasma-chemical vapor deposition process without applying an RF voltage to a wafer so that the ratio of depositing to etching is extremely high and then forming a third silicon oxide layer by a second high-density plasma-chemical vapor deposition process having an RF voltage applied to the wafer so that the ratio of depositing to etching is much lower than in the first-mentioned process.
    Type: Application
    Filed: June 6, 2002
    Publication date: January 2, 2003
    Inventors: Hans-Peter Moll, Alexander Trueby, Andreas Wich-Glasen
  • Patent number: 6472696
    Abstract: The memory cell configuration has a large number of memory cells provided in a semiconductor substrate and having bit-line trenches which extend in parallel in the longitudinal direction in the main face of the semiconductor substrate, at the bottoms of which in each case a first conductive region is provided, at the peaks of which in each case a second conductive region of the same conduction type as the first conductive region is provided, and in the walls of which in each case an intermediately located channel region is 0 provided; and having word lines which extend in the transverse direction along the main face of the semiconductor substrate, through specific bit-line trenches, to activate transistors provided there. An additional dopant is introduced into the trench walls of the bit-line trenches which are located between the word lines, in order to increase the corresponding transistor turn-on voltage there to suppress leakage currents.
    Type: Grant
    Filed: August 25, 2000
    Date of Patent: October 29, 2002
    Assignee: Infineon Technologies AG
    Inventors: Ulrich Zimmermann, Thomas Böhm, Manfred Hain, Armin Kohlhase, Yoichi Otani, Andreas Rusch, Alexander Trüby
  • Patent number: 6281557
    Abstract: A read-only memory cell array has vertical MOS transistors formed on trench walls, and is programmed with a programming mask which covers only the areas at which a transistor is not to be produced. As a result, the word lines can be formed with minimum grid spacing and the risk of short-circuiting between adjacent word lines is eliminated by buried ploy stringers.
    Type: Grant
    Filed: July 30, 1998
    Date of Patent: August 28, 2001
    Assignee: Infineon Technologies AG
    Inventors: Alexander Trueby, Ulrich Zimmermann, Armin Kohlhase