Patents by Inventor Alexandre Barreto

Alexandre Barreto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160336953
    Abstract: An analog-to-digital converter includes circuitry for receiving an analog input and converting the input to a digital signal; and non-transitory control circuitry configured for: receiving a sampling time; receiving a conversion time; determining a power up time from at least one sleep mode; and causing the digital-to-analog converter to enter into the at least one sleep mode if the sum of the power up time and conversion time is less than the sampling time
    Type: Application
    Filed: May 12, 2015
    Publication date: November 17, 2016
    Applicant: Microchip Technology Incorporated
    Inventors: Vincent Quiquempoix, Alexandre Barreto
  • Patent number: 9496887
    Abstract: An analog-to-digital converter includes circuitry for receiving an analog input and converting the input to a digital signal; and non-transitory control circuitry configured for: receiving a sampling time; receiving a conversion time; determining a power up time from at least one sleep mode; and causing the digital-to-analog converter to enter into the at least one sleep mode if the sum of the power up time and conversion time is less than the sampling time.
    Type: Grant
    Filed: May 12, 2015
    Date of Patent: November 15, 2016
    Assignee: MICROCHIP TECHNOLOGY INCORPORATED
    Inventors: Vincent Quiquempoix, Alexandre Barreto
  • Patent number: 8085176
    Abstract: A multi-bit (M-bit, M>1) Sigma-Delta digital-to-analog converter (DAC) with a variable resolution multi-bit quantizer that has its digital value inputs that are truncated or rounded to a resolution that follows a random or pseudo-random sequence to provide automatic dynamic dithering for removing undesired idle tones in the analog output of the Sigma-Delta DAC. Random numbers N(n) between 1 and M are provided, and M?N(n) least significant bits in each M-bit digital value at the output of the quantizer are forced to zero with a digital truncator or rounder. The random numbers N(n) may be provided by a random or pseudo-random sequence generator, e.g., Galois linear feedback shift register in combination with digital comparators and an adder.
    Type: Grant
    Filed: March 24, 2011
    Date of Patent: December 27, 2011
    Assignee: Microchip Technology Incorporated
    Inventors: Philippe Deval, Vincent Quiquempoix, Alexandre Barreto
  • Publication number: 20110169672
    Abstract: A multi-bit (M-bit, M>1) Sigma-Delta digital-to-analog converter (DAC) with a variable resolution multi-bit quantizer that has its digital value inputs that are truncated or rounded to a resolution that follows a random or pseudo-random sequence to provide automatic dynamic dithering for removing undesired idle tones in the analog output of the Sigma-Delta DAC. Random numbers N(n) between 1 and M are provided, and M-N(n) least significant bits in each M-bit digital value at the output of the quantizer are forced to zero with a digital truncator or rounder. The random numbers N(n) may be provided by a random or pseudo-random sequence generator, e.g., Galois linear feedback shift register in combination with digital comparators and an adder.
    Type: Application
    Filed: March 24, 2011
    Publication date: July 14, 2011
    Inventors: Philippe Deval, Vincent Quiquempoix, Alexandre Barreto
  • Patent number: 7961126
    Abstract: A multi-bit (M-bit, M>1) or multi-level (nlev levels, nlev>2, encoded on M bits where M=Floor(log 2(nlev))) sigma-delta analog-to-digital converter (ADC) with a variable resolution multi-bit quantizer having its resolution (number of distinct output levels) and associated quantization thresholds changed for each voltage sample with a random or pseudo-random sequence N(n) to provide automatic dynamic dithering for removing undesired idle tones in the digital output of the sigma-delta ADC. The random integer numbers N(n) between 2 and nlev may be provided by a random or pseudo-random sequence generator, e.g., Galois linear feedback shift register in combination with digital comparators and an adder.
    Type: Grant
    Filed: October 14, 2009
    Date of Patent: June 14, 2011
    Assignee: Microchip Technology Incorporated
    Inventors: Philippe Deval, Vincent Quiquempoix, Alexandre Barreto
  • Patent number: 7961125
    Abstract: A multi-bit (M-bit, M>1) Sigma-Delta digital-to-analog converter (DAC) with a variable resolution multi-bit quantizer that has its digital value inputs that are truncated or rounded to a resolution that follows a random or pseudo-random sequence to provide automatic dynamic dithering for removing undesired idle tones in the analog output of the Sigma-Delta DAC. Random numbers N(n) between 1 and M are provided, and M?N(n) least significant bits in each M-bit digital value at the output of the quantizer are forced to zero with a digital truncator or rounder. The random numbers N(n) may be provided by a random or pseudo-random sequence generator, e.g., Galois linear feedback shift register in combination with digital comparators and an adder.
    Type: Grant
    Filed: October 1, 2009
    Date of Patent: June 14, 2011
    Assignee: Microchip Technology Incorporated
    Inventors: Philippe Deval, Vincent Quiquempoix, Alexandre Barreto
  • Publication number: 20100103003
    Abstract: A multi-bit (M-bit, M>1) or multi-level (nlev levels, nlev>2, encoded on M bits where M=Floor(log2(nlev))) sigma-delta analog-to-digital converter (ADC) with a variable resolution multi-bit quantizer having its resolution (number of distinct output levels) and associated quantization thresholds changed for each voltage sample with a random or pseudo-random sequence N(n) to provide automatic dynamic dithering for removing undesired idle tones in the digital output of the sigma-delta ADC. The random integer numbers N(n) between 2 and nlev may be provided by a random or pseudo-random sequence generator, e.g., Galois linear feedback shift register in combination with digital comparators and an adder.
    Type: Application
    Filed: October 14, 2009
    Publication date: April 29, 2010
    Inventors: Philippe Deval, Vincent Quiquempoix, Alexandre Barreto
  • Publication number: 20100103013
    Abstract: A multi-bit (M-bit, M>1) Sigma-Delta digital-to-analog converter (DAC) with a variable resolution multi-bit quantizer that has its digital value inputs that are truncated or rounded to a resolution that follows a random or pseudo-random sequence to provide automatic dynamic dithering for removing undesired idle tones in the analog output of the Sigma-Delta DAC. Random numbers N(n) between 1 and M are provided, and M?N(n) least significant bits in each M-bit digital value at the output of the quantizer are forced to zero with a digital truncator or rounder. The random numbers N(n) may be provided by a random or pseudo-random sequence generator, e.g., Galois linear feedback shift register in combination with digital comparators and an adder.
    Type: Application
    Filed: October 1, 2009
    Publication date: April 29, 2010
    Applicant: Microchip Technology Incorporated
    Inventors: Philippe Deval, Vincent Quiquempoix, Alexandre Barreto