Patents by Inventor Ali H Burney

Ali H Burney has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8856201
    Abstract: Multiplier circuitry that efficiently utilizes the hard and soft logic regions of a programmable logic device (PLD) is provided. The multiplier circuitry includes a partial product generation block, a compression block (e.g., a carry-save adder), and an carry-propagate adder stage. The partial product generation and compression block are implemented in hard logic while the carry-propagate adder is implemented in soft logic. Local or global routing may be used to connect the hard and soft multiplier components. The multiplier may further include a selectable input register in hard logic and/or a selectable output register in soft logic. This mixed-mode design allows for a substantial savings in the amount of hard logic required to implement the multiplier without a significant decrease in multiplier performance.
    Type: Grant
    Filed: April 16, 2012
    Date of Patent: October 7, 2014
    Assignee: Altera Corporation
    Inventors: Martin Langhammer, Kwan Yee Martin Lee, Ali H. Burney
  • Patent number: 7696781
    Abstract: Circuitry and methods are provided for control and configuration of a PLD. An embodiment of the invention comprises hard IP circuitry embedded in the PLD. The circuitry may include a gigabit MAC, a hard processor, and a DMA engine. The invention permits a variety of operations, including real-time control and remote programming, without the use of dedicated external circuitry.
    Type: Grant
    Filed: November 14, 2008
    Date of Patent: April 13, 2010
    Assignee: Altera Corporation
    Inventors: Ali H. Burney, Daniel R. Mansur
  • Patent number: 7468613
    Abstract: Circuitry and methods are provided for control and configuration of a PLD. An embodiment of the invention comprises hard IP circuitry embedded in the PLD. The circuitry may include a gigabit MAC, a hard processor, and a DMA engine. The invention permits a variety of operations, including real-time control and remote programming, without the use of dedicated external circuitry.
    Type: Grant
    Filed: August 16, 2007
    Date of Patent: December 23, 2008
    Assignee: Altera Corporation
    Inventors: Ali H. Burney, Daniel R. Mansur
  • Patent number: 7343388
    Abstract: An interface receiver, which is part of an interface that allows the transfer of data between two incompatible I/O standards, includes a crossbar and a barrel shifter that can be implemented using multiplier-accumulator blocks. The crossbar reorders an incoming burst of data and writes the data into a larger data column where the data is barrel-shifted using multiplier-accumulator blocks and transferred out of the receiver when an end-of-packet is detected or the shifted data column as seen from outside the interface receiver is full.
    Type: Grant
    Filed: March 5, 2003
    Date of Patent: March 11, 2008
    Assignee: Altera Corporation
    Inventors: Ali H Burney, Guy R Schlacter
  • Patent number: 7282973
    Abstract: A method and system using a delay-locked loop (DLL) to provide multiple phase locked outputs in discrete phase intervals is disclosed. In one embodiment, a reference clock signal is transmitted through a delay chain having a plurality of delay elements. The delay chain is capable of generating a plurality of output clock signals from the reference clock signal. Each of the output clock signals are delayed in discrete phase shift intervals with respect the delay elements. A first of the output clock signals and the reference clock signal are coupled to a first phase comparator capable of forming a first DLL with the delay chain. A second of the output clock signals and the reference clock signal are coupled to a second phase comparator capable of forming a second DLL with the delay chain. The output clock signal from the first DLL or the second DLL may be programmatically selected.
    Type: Grant
    Filed: December 7, 2005
    Date of Patent: October 16, 2007
    Assignee: Altera Corporation
    Inventors: Sanjay K. Charagulla, Ali H. Burney
  • Patent number: 7274212
    Abstract: Circuitry and methods are provided for control and configuration of a PLD. An embodiment of the invention comprises hard IP circuitry embedded in the PLD. The circuitry may include a gigabit MAC, a hard processor, and a DMA engine. The invention permits a variety of operations, including real-time control and remote programming, without the use of dedicated external circuitry.
    Type: Grant
    Filed: November 4, 2004
    Date of Patent: September 25, 2007
    Assignee: Altera Corporation
    Inventors: Ali H Burney, Daniel R Mansur
  • Patent number: 7257655
    Abstract: Methods and apparatus provide PCI Express support on a programmable device. A device includes a hard-coded transceiver that supports functionality associated with the PCI Express physical layer and link layer. The hard-coded transceiver can also support part of the PCI Express transaction layer. Soft-coded logic is used to support higher layer functionality including a portion of the transaction layer to allow custom configuration of PCI Express features such as virtual channels, buffers, prioritization, and quality of service characteristics. The hybrid solution reduces logic resource cost and provides an effective custom configurable solution.
    Type: Grant
    Filed: October 13, 2004
    Date of Patent: August 14, 2007
    Assignee: Altera Corporation
    Inventors: Ali H. Burney, Sanjay Charagulla, Daniel Mansur
  • Patent number: 7084664
    Abstract: Integrated circuits are provided that use on-chip data compression and decompression to minimize consumption of interconnect resources. Parallel-to-serial converter circuitry can use time-division multiplexing techniques to compress data. The compressed data may be conveyed between circuit blocks on the integrated circuit using a reduced number of parallel interconnect conductors. After the compressed data has been conveyed to its destination, a serial-to-parallel converter may use time-division demultiplexing techniques to decompress the data. Interconnect resources may be shared by dedicated circuits. With this arrangement, signals can be selectively steered through the appropriate dedicated circuitry to either maximize performance or to use compression and decompression to minimize interconnect resource consumption.
    Type: Grant
    Filed: June 14, 2004
    Date of Patent: August 1, 2006
    Assignee: Alter Corporation
    Inventors: Kwan Yee Lee, Martin Langhammer, Ali H. Burney
  • Patent number: 7057412
    Abstract: A configurable crossbar switch is provided between the signaling I/O and the IP block in a programmable logic resource. A programmable logic resource receives input data via an I/O port. This data is decoded in an I/O buffer and sent as input to a crossbar switch that can be configured to send the data to any one of the data ports in the IP block. Similarly, data from the IP block can be sent via a data port to a crossbar switch that can be configured to send the data to an I/O buffer that encodes the data for output to any one of the I/O ports. The use of crossbar switch provides greater flexibility in the design of a programmable logic resource and reduces connectivity problems.
    Type: Grant
    Filed: December 12, 2003
    Date of Patent: June 6, 2006
    Assignee: Altera Corporation
    Inventor: Ali H Burney