Patents by Inventor Alim Karmous

Alim Karmous has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240047379
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate, an isolation region that is formed at a main surface of the substrate, and a recess in the isolation region. The semiconductor device further includes an active or passive device that is formed in the recess. The active or passive device includes a first semiconductor material region and a second semiconductor material region. The first semiconductor material region adjoins at least part of the second semiconductor material region in a first direction parallel to the main surface of the substrate. An upper surface of the first semiconductor material region is above an upper surface of the second semiconductor material region. The upper surface of the second semiconductor material region is below the main surface of the substrate.
    Type: Application
    Filed: July 24, 2023
    Publication date: February 8, 2024
    Inventors: Norbert Labrenz, Alim Karmous
  • Publication number: 20230290828
    Abstract: An insulated gate bipolar transistor (IGBT) is proposed. The IGBT includes a semiconductor body having a first surface and a second surface. The IGBT further includes an active area and an edge termination area that at least partly surrounds the active area. The active area includes a first part of an active IGBT area and a second part of the active IGBT area. The IGBT further includes a contact on the second surface of the semiconductor body. A minimum vertical distance between the contact in the first part of the active IGBT area and a reference level at the first surface is larger than a minimum vertical distance between the contact in the second part of the active IGBT area and the reference level at the first surface.
    Type: Application
    Filed: March 2, 2023
    Publication date: September 14, 2023
    Inventors: Matteo Dainese, Alim Karmous, Christian Philipp Sandow, Francisco Javier Santos Rodriguez, Daniel Schlögl, Hans-Joachim Schulze
  • Publication number: 20230100846
    Abstract: A power semiconductor device includes an active region with power cells, each configured to conduct a load current portion between first and second load terminals. Each power cell includes: trenches and mesas laterally confined by the trenches and in a vertical direction adjoining a drift region. The mesas include an active mesa having a source region of a first conductivity type and a body region of a second conductivity type separating the source region from the drift region. Both the source and body region are electrically connected to the first load terminal. At least one trench adjacent to the active mesa is configured to induce a conductive channel in the active mesa. A punch through structure s electrically separated from the active mesa by at least one separation stack.
    Type: Application
    Filed: September 28, 2022
    Publication date: March 30, 2023
    Inventors: Alim Karmous, Thorsten Arnold
  • Patent number: 11600697
    Abstract: A semiconductor device is proposed. The semiconductor device includes a semiconductor body including a first main surface. A plurality of trench electrode structures extend in parallel along a first lateral direction. A first one of the plurality of trench electrode structures includes a gate electrode. A gate contact is electrically connected to the gate electrode in a gate contact area. The gate contact area is arranged in a first section along the first lateral direction. An isolation structure is arranged between the gate contact and the semiconductor body in the gate contact area. A bottom side of the isolation structure is arranged between a bottom side of the first one of the plurality of trench electrode structures and the first main surface along a vertical direction. The gate contact extends up to or below the first main surface along the vertical direction.
    Type: Grant
    Filed: August 12, 2020
    Date of Patent: March 7, 2023
    Assignee: Infineon Technologies Austria AG
    Inventor: Alim Karmous
  • Publication number: 20220302264
    Abstract: A method of forming a semiconductor device is proposed. The method includes providing a semiconductor structure. The method further includes forming an auxiliary layer directly on a part of the semiconductor structure. Silicon and nitrogen are main components of the auxiliary layer. The method further includes forming a conductive material on the auxiliary layer. The conductive material incudes AlSiCu, AlSi or tungsten, and is electrically connected to the part of the semiconductor structure via the auxiliary layer.
    Type: Application
    Filed: March 11, 2022
    Publication date: September 22, 2022
    Inventors: Alim Karmous, Olaf Storbeck
  • Publication number: 20220271132
    Abstract: A power semiconductor device includes: a semiconductor body having a first surface and a mesa portion that includes a surface part of the first surface and a body region; at least two trenches extending from the first surface into the semiconductor body along a vertical direction, each trench including a trench electrode and trench insulator insulating the trench electrode from the semiconductor body, the mesa portion being laterally confined by the trenches in a first vertical cross-section along a first lateral direction; and a contact plug in contact with the body region. The contact plug and trench electrode of a first trench laterally overlap at least partially in the first vertical cross-section. A protection structure having a portion arranged within the first trench is arranged between the contact plug and trench electrode of the first trench. The protection structure may be an electrically insulation structure or a protective device structure.
    Type: Application
    Filed: February 25, 2022
    Publication date: August 25, 2022
    Inventor: Alim Karmous
  • Publication number: 20220262935
    Abstract: A voltage-controlled switching device includes a drain/drift region of a first conductivity type formed in a semiconductor portion. A channel region and the drain/drift region are in direct contact with each other. A source region of a second conductivity type and the channel region are in direct contact with each other. A gate electrode and the channel region are capacitively coupled and configured such that, in a an on-state of the voltage-controlled switching device, a first enhancement region of charge carriers corresponding to the first conductivity type forms in the channel region and band-to-band tunneling is facilitated between the source region and the first enhancement region.
    Type: Application
    Filed: February 10, 2022
    Publication date: August 18, 2022
    Inventors: Hans-Juergen Thees, Alim Karmous, Anton Mauder
  • Patent number: 11271100
    Abstract: First and second trenches are provided in a semiconductor body. A mesa dividing structure is provided between the first and second trenches and comprises non-semiconductor material. A first semiconductor mesa is provided between the first trench and the non-semiconductor material of the mesa dividing structure. The first semiconductor mesa includes emitter, body and drift regions. The first and second trenches are formed by a masked etching technique with a minimum trench separation distance, and the first semiconductor mesa is provided to have a lateral width that is less than the minimum trench separation distance.
    Type: Grant
    Filed: October 15, 2019
    Date of Patent: March 8, 2022
    Assignee: Infineon Technologies Austria AG
    Inventor: Alim Karmous
  • Publication number: 20210111276
    Abstract: First and second trenches are provided in a semiconductor body. A mesa dividing structure is provided between the first and second trenches and comprises non-semiconductor material. A first semiconductor mesa is provided between the first trench and the non-semiconductor material of the mesa dividing structure. The first semiconductor mesa includes emitter, body and drift regions. The first and second trenches are formed by a masked etching technique with a minimum trench separation distance, and the first semiconductor mesa is provided to have a lateral width that is less than the minimum trench separation distance.
    Type: Application
    Filed: October 15, 2019
    Publication date: April 15, 2021
    Inventor: Alim Karmous
  • Publication number: 20210057523
    Abstract: A semiconductor device is proposed. The semiconductor device includes a semiconductor body including a first main surface. A plurality of trench electrode structures extend in parallel along a first lateral direction. A first one of the plurality of trench electrode structures includes a gate electrode. A gate contact is electrically connected to the gate electrode in a gate contact area. The gate contact area is arranged in a first section along the first lateral direction. An isolation structure is arranged between the gate contact and the semiconductor body in the gate contact area. A bottom side of the isolation structure is arranged between a bottom side of the first one of the plurality of trench electrode structures and the first main surface along a vertical direction. The gate contact extends up to or below the first main surface along the vertical direction.
    Type: Application
    Filed: August 12, 2020
    Publication date: February 25, 2021
    Inventor: Alim Karmous
  • Patent number: 10707085
    Abstract: A method of manufacturing a semiconductor device includes: forming an isolation region comprising a dielectric material on a substrate; forming a recess in the isolation region, wherein a thickness of the isolation region is reduced but greater than zero in the recess; forming a fill layer or layer stack including at least one of a semiconductor or metal on the isolation region and which conforms to the recess; forming a dishing prevention layer or layer stack on the fill layer or layer stack and which conforms to the recess; planarizing the dishing prevention layer or layer stack and the fill layer or layer stack to confine the dishing prevention layer or layer stack and the fill layer or layer stack to the recess, wherein the planarizing stops on the isolation region outside the recess; and forming one or more electrical contacts to the fill layer or layer stack confined to the recess.
    Type: Grant
    Filed: March 7, 2018
    Date of Patent: July 7, 2020
    Assignee: Infineon Technologies Austria AG
    Inventor: Alim Karmous
  • Patent number: 10608099
    Abstract: A method of manufacturing a semiconductor device includes: etching a plurality of trenches to a first depth in a semiconductor substrate; doping a region of the semiconductor substrate surrounding a bottom of the trenches at the first depth to form a doped region in the semiconductor substrate; after the doped region is formed, etching the plurality of trenches deeper into the semiconductor substrate to a second depth greater than the first depth, adjacent ones of the trenches being separated from one another by a semiconductor mesa; and forming a body region above the doped region in the semiconductor mesas.
    Type: Grant
    Filed: April 9, 2018
    Date of Patent: March 31, 2020
    Assignee: Infineon Technologies Austria AG
    Inventor: Alim Karmous
  • Publication number: 20190312127
    Abstract: A method of manufacturing a semiconductor device includes: etching a plurality of trenches to a first depth in a semiconductor substrate; doping a region of the semiconductor substrate surrounding a bottom of the trenches at the first depth to form a doped region in the semiconductor substrate; after the doped region is formed, etching the plurality of trenches deeper into the semiconductor substrate to a second depth greater than the first depth, adjacent ones of the trenches being separated from one another by a semiconductor mesa; and forming a body region above the doped region in the semiconductor mesas.
    Type: Application
    Filed: April 9, 2018
    Publication date: October 10, 2019
    Inventor: Alim Karmous
  • Publication number: 20190279875
    Abstract: A method of manufacturing a semiconductor device includes: forming an isolation region comprising a dielectric material on a substrate; forming a recess in the isolation region, wherein a thickness of the isolation region is reduced but greater than zero in the recess; forming a fill layer or layer stack including at least one of a semiconductor or metal on the isolation region and which conforms to the recess; forming a dishing prevention layer or layer stack on the fill layer or layer stack and which conforms to the recess; planarizing the dishing prevention layer or layer stack and the fill layer or layer stack to confine the dishing prevention layer or layer stack and the fill layer or layer stack to the recess, wherein the planarizing stops on the isolation region outside the recess; and forming one or more electrical contacts to the fill layer or layer stack confined to the recess.
    Type: Application
    Filed: March 7, 2018
    Publication date: September 12, 2019
    Inventor: Alim Karmous
  • Patent number: 10403725
    Abstract: A method for processing a semiconductor workpiece, including: forming a trench structure in a first region of a semiconductor workpiece, extending from a surface of the semiconductor workpiece to a first depth, forming at least one recess in a second region of the semiconductor workpiece laterally next to the first region, the recess extending from the surface of the semiconductor workpiece into the semiconductor workpiece to a second depth less than the first depth; forming a material layer over the semiconductor workpiece, the material layer filling the trench structure and recess and covering the surface of the semiconductor workpiece in the first region and in the second region; and planarizing the semiconductor workpiece to partially remove the material layer in the first region and in the second region, wherein the material layer remains in the trench structure and in the at least one recess.
    Type: Grant
    Filed: March 20, 2018
    Date of Patent: September 3, 2019
    Assignee: INFINEON TECHNOLOGIES AG
    Inventor: Alim Karmous
  • Publication number: 20180277641
    Abstract: A method for processing a semiconductor workpiece, including: forming a trench structure in a first region of a semiconductor workpiece, extending from a surface of the semiconductor workpiece to a first depth, forming at least one recess in a second region of the semiconductor workpiece laterally next to the first region, the recess extending from the surface of the semiconductor workpiece into the semiconductor workpiece to a second depth less than the first depth; forming a material layer over the semiconductor workpiece, the material layer filling the trench structure and recess and covering the surface of the semiconductor workpiece in the first region and in the second region; and planarizing the semiconductor workpiece to partially remove the material layer in the first region and in the second region, wherein the material layer remains in the trench structure and in the at least one recess.
    Type: Application
    Filed: March 20, 2018
    Publication date: September 27, 2018
    Inventor: Alim Karmous
  • Patent number: 9722059
    Abstract: There are disclosed herein various implementations of a latch-up free power transistor. Such a device includes an insulated gate situated adjacent to a conduction channel in the power transistor, an emitter electrode in direct physical contact with the conduction channel, and a collector electrode in electrical contact with the conduction channel. The power transistor also includes an emitter layer in contact with a surface of a semiconductor substrate adjacent the conduction channel.
    Type: Grant
    Filed: August 21, 2015
    Date of Patent: August 1, 2017
    Assignee: Infineon Technologies AG
    Inventor: Alim Karmous
  • Publication number: 20170054007
    Abstract: There are disclosed herein various implementations of a latch-up free power transistor. Such a device includes an insulated gate situated adjacent to a conduction channel in the power transistor, an emitter electrode in direct physical contact with the conduction channel, and a collector electrode in electrical contact with the conduction channel. The power transistor also includes an emitter layer in contact with a surface of a semiconductor substrate adjacent the conduction channel.
    Type: Application
    Filed: August 21, 2015
    Publication date: February 23, 2017
    Applicant: INFINEON TECHNOLOGIES AG
    Inventor: Alim Karmous
  • Publication number: 20160104669
    Abstract: A semiconductor structure is disclosed. The semiconductor structure may include a substrate, a first layer formed on a first side of the substrate and second layer formed over the first layer. The second layer may include a plurality of substantially pointed structures which interpenetrate through the first layer and extend into the substrate. A method for manufacturing a semiconductor structure is likewise disclosed.
    Type: Application
    Filed: October 8, 2014
    Publication date: April 14, 2016
    Inventor: Alim Karmous