Patents by Inventor Allen H. Frederick

Allen H. Frederick has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4334348
    Abstract: A method of electrically isolating a plurality of semiconductor integrated circuit components and for forming gate elements for silicon gate transistors is disclosed whereby extremely narrow line widths can be formed which heretofore have been unattainable by practicing conventional photolithography.
    Type: Grant
    Filed: March 5, 1981
    Date of Patent: June 15, 1982
    Assignee: Data General Corporation
    Inventors: Dale T. Trenary, Allen H. Frederick, Robert M. Whelton
  • Patent number: 4329703
    Abstract: Shallow, boron implanted regions are formed by ion implanting. Disclosed is a PNP transistor device (lateral type) having a P type emitter region preferably made with a boron implant.
    Type: Grant
    Filed: April 18, 1980
    Date of Patent: May 11, 1982
    Assignee: Monolithic Memories, Inc.
    Inventors: Ury Priel, Jerry D. Gray, Allen H. Frederick
  • Patent number: 4318759
    Abstract: A method of electrically isolating a plurality of semiconductor integrated circuit components and for forming gate elements for silicon gate transistors is disclosed whereby extremely narrow line widths can be formed which heretofore have been unattainable by practicing conventional photolithography.
    Type: Grant
    Filed: July 21, 1980
    Date of Patent: March 9, 1982
    Assignee: Data General Corporation
    Inventors: Dale T. Trenary, Allen H. Frederick, Robert M. Whelton
  • Patent number: 4228451
    Abstract: This disclosure relates to a low power write-once, read-only semiconductor memory (PROM or programmable read only memory) array wherein the semiconductor resistors located in the word line decoder and driver and also in the bit line decoder and sense amplifier of the memory array are fabricated to have a high resistivity thereby permitting the semiconductor array to operate with much lower power. The high resistivity semiconductor resistors of this write-once, read-only semiconductor memory array are fabricated using an ion implantation step, preferably, between the base and emitter diffusion process steps in fabricating the NPN transistor structures used in the bit line and word line decoders of the memory array. The high resistivity ion implanted resistor regions are preferably shallow, boron implanted regions that are formed by ion implanting through a thin silicon dioxide layer. Various resistor devices are disclosed using shallow, boron implanted, high resistivity regions.
    Type: Grant
    Filed: July 21, 1978
    Date of Patent: October 14, 1980
    Assignee: Monolithic Memories, Inc.
    Inventors: Ury Priel, Jerry D. Gray, Allen H. Frederick
  • Patent number: 4196228
    Abstract: This disclosure relates to a low power write-once, read-only semiconductor memory (PROM or programmable read only memory) array wherein the semiconductor resistors located in the word line decoder and driver and also in the bit line decoder and sense amplifier of the memory array are fabricated to have a high resistivity thereby permitting the semiconductor array to operate with much lower power. The high resistivity semiconductor resistors of this write-once, read-only semiconductor memory array are fabricated using an ion implantation step, preferably, between the base and emitter diffusion process steps in fabricating the NPN transistor structures used in the bit line and word line decoders of the memory array. The high resistivity ion implanted resistor regions are preferably shallow, boron implanted regions that are formed by ion implanting through a thin silicon dioxide layer. Various resistor devices are disclosed using shallow, boron implanted, high resistivity regions.
    Type: Grant
    Filed: July 21, 1978
    Date of Patent: April 1, 1980
    Assignee: Monolithic Memories, Inc.
    Inventors: Ury Priel, Jerry D. Gray, Allen H. Frederick
  • Patent number: 4152627
    Abstract: This disclosure relates to a low power write-once, read-only semiconductor memory (PROM or programmable read only memory) array wherein the semiconductor resistors located in the word line decoder and driver and also in the bit line decoder and sense amplifier of the memory array are fabricated to have a high resistivity thereby permitting the semiconductor array to operate with much lower power. The high resistivity semiconductor resistors of this write-once, read-only semiconductor memory array are fabricated using an ion implantation step, preferably, between the base and emitter diffusion process steps in fabricating the NPN transistor structures used in the bit line and word line decoders or the memory array. The high resistivity ion implanted resistor regions are preferably shallow, boron implanted regions that are formed by ion implanting through a thin silicon dioxide layer. Various resistor devices are disclosed using shallow, boron implanted, high resistivity regions.
    Type: Grant
    Filed: June 10, 1977
    Date of Patent: May 1, 1979
    Assignee: Monolithic Memories Inc.
    Inventors: Ury Priel, Jerry D. Gray, Allen H. Frederick