Patents by Inventor Alvin Jose Joseph

Alvin Jose Joseph has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100032811
    Abstract: A method of forming and structure for through wafer vias and signal transmission lines formed of through wafer vias. The structure includes, a semiconductor substrate having a top surface and an opposite bottom surface; and an array of through wafer vias comprising at least one electrically conductive through wafer via and at least one electrically non-conductive through wafer via, each through wafer via of the array of through wafer vias extending from the top surface of to the bottom surface of the substrate, the at least one electrically conductive via electrically isolated from the substrate.
    Type: Application
    Filed: August 8, 2008
    Publication date: February 11, 2010
    Inventors: Hanyi Ding, Alvin Jose Joseph, Anthony Kendall Stamper
  • Publication number: 20100032810
    Abstract: A method of forming and structure for through wafer vias and signal transmission lines formed of through wafer vias. The method of forming through wafer vias includes forming an array of through wafer vias comprising at least one electrically conductive through wafer via and at least one electrically non-conductive through wafer via through a semiconductor substrate having a top surface and an opposite bottom surface, each through wafer via of the array of through wafer vias extending from the top surface of the substrate to the bottom surface of the substrate.
    Type: Application
    Filed: August 8, 2008
    Publication date: February 11, 2010
    Inventors: Hanyi Ding, Alvin Jose Joseph, Anthony Kendall Stamper
  • Publication number: 20090184423
    Abstract: A backside contact structure and method of fabricating the structure. The method includes: forming a dielectric isolation in a substrate, the substrate having a frontside and an opposing backside; forming a first dielectric layer on the frontside of the substrate; forming a trench in the first dielectric layer, the trench aligned over and within a perimeter of the dielectric isolation and extending to the dielectric isolation; extending the trench formed in the first dielectric layer through the dielectric isolation and into the substrate to a depth less than a thickness of the substrate; filling the trench and co-planarizing a top surface of the trench with a top surface of the first dielectric layer to form an electrically conductive through via; and thinning the substrate from a backside of the substrate to expose the through via.
    Type: Application
    Filed: March 25, 2009
    Publication date: July 23, 2009
    Inventors: Mete Erturk, Robert A. Groves, Jeffrey Bowman Johnson, Alvin Jose Joseph, Qizhi Liu, Edmund Juris Sprogis, Anthony Kendall Stamper
  • Patent number: 7563714
    Abstract: A backside contact structure and method of fabricating the structure. The method includes: forming a dielectric isolation in a substrate, the substrate having a frontside and an opposing backside; forming a first dielectric layer on the frontside of the substrate; forming a trench in the first dielectric layer, the trench aligned over and within a perimeter Of the dielectric isolation and extending to the dielectric isolation; extending the trench formed in the first dielectric layer through the dielectric isolation and into the substrate to a depth less than a thickness of the substrate; filling the trench and co-planarizing a top surface of the trench with a top surface of the first dielectric layer to form an electrically conductive through via; and thinning the substrate from a backside of the substrate to expose the through via.
    Type: Grant
    Filed: January 13, 2006
    Date of Patent: July 21, 2009
    Assignee: International Business Machines Corporation
    Inventors: Mete Erturk, Robert A. Groves, Jeffrey Bowman Johnson, Alvin Jose Joseph, Qizhi Liu, Edmund Juris Sprogis, Anthony Kendall Stamper
  • Publication number: 20090179323
    Abstract: A system and method in which a semiconductor chip has electrically inactive metal-filled vias adjacent to a semiconductor device or devices to be cooled and the semiconductor device or devices are preferably surrounded by thermally insulating vias. The metal-filled vias are contacted with a thermoelectric cooler to remove excess heat from the semiconductor device or devices.
    Type: Application
    Filed: January 14, 2008
    Publication date: July 16, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Kai Di Feng, Alvin Jose Joseph, Donald J. Papae, Xiaojin Wei
  • Patent number: 7521327
    Abstract: A high fT and fmax bipolar transistor includes an emitter, a base, and a collector. The emitter has a lower portion and an upper portion that extends beyond the lower portion. The base includes an intrinsic base and an extrinsic base. The intrinsic base is located between the lower portion of the emitter and the collector. The extrinsic base extends from the lower portion of the emitter beyond the upper portion of the emitter and includes a continuous conductor that extends from underneath the upper portion of the emitter and out from underneath the upper portion of the emitter. The continuous conductor provides a low electrical resistance path from a base contact (not shown) to the intrinsic base. The transistor may include a second conductor that does not extend underneath the upper portion of the emitter, but which further reduces the electrical resistance through the extrinsic base.
    Type: Grant
    Filed: March 17, 2006
    Date of Patent: April 21, 2009
    Assignee: International Business Machines Corporation
    Inventors: Alvin Jose Joseph, Qizhi Liu
  • Patent number: 7038298
    Abstract: A high fT and fmax bipolar transistor (100) includes an emitter (104), a base (120), and a collector (116). The emitter has a lower portion (108) and an upper portion (112) that extends beyond the lower portion. The base includes an intrinsic base (14) and an extrinsic base (144). The intrinsic base is located between the lower portion of the emitter and the collector. The extrinsic base extends from the lower portion of the emitter beyond the upper portion of the emitter and includes a continuous conductor (148) that extends from underneath the upper portion of the emitter and out from underneath the upper portion of the emitter. The continuous conductor provides a low electrical resistance path from a base contact (not shown) to the intrinsic base. The transistor may include a second conductor (152) that does not extend underneath the upper portion of the emitter, but which further reduces the electrical resistance through the extrinsic base.
    Type: Grant
    Filed: June 24, 2003
    Date of Patent: May 2, 2006
    Assignee: International Business Machines Corporation
    Inventors: Alvin Jose Joseph, Qizhi Liu
  • Patent number: 6936910
    Abstract: A method and a BICMOS structure are provided. The BiCMOS structure includes an SOI substrate having a bottom Si-containing layer, a buried insulating layer located atop the bottom Si-containing layer, a top Si-containing layer atop the buried insulating layer and a sub-collector which is located in an upper surface of the bottom Si-containing layer. The sub-collector is in contact with a bottom surface of the buried insulating layer.
    Type: Grant
    Filed: March 23, 2004
    Date of Patent: August 30, 2005
    Assignee: International Business Machines Corporation
    Inventors: John Joseph Ellis-Monaghan, Alvin Jose Joseph, Qizhi Liu, Kirk David Peterson
  • Publication number: 20040262713
    Abstract: A high fT and fmax bipolar transistor (100) includes an emitter (104), a base (120), and a collector (116). The emitter has a lower portion (108) and an upper portion (112) that extends beyond the lower portion. The base includes an intrinsic base (14) and an extrinsic base (144). The intrinsic base is located between the lower portion of the emitter and the collector. The extrinsic base extends from the lower portion of the emitter beyond the upper portion of the emitter and includes a continuous conductor (148) that extends from underneath the upper portion of the emitter and out from underneath the upper portion of the emitter. The continuous conductor provides a low electrical resistance path from a base contact (not shown) to the intrinsic base. The transistor may include a second conductor (152) that does not extend underneath the upper portion of the emitter, but which further reduces the electrical resistance through the extrinsic base.
    Type: Application
    Filed: June 24, 2003
    Publication date: December 30, 2004
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Alvin Jose Joseph, Qizhi Liu
  • Publication number: 20040222486
    Abstract: A method and a BICMOS structure are provided. The BiCMOS structure includes an SOI substrate having a bottom Si-containing layer, a buried insulating layer located atop the bottom Si-containing layer, a top Si-containing layer atop the buried insulating layer and a sub-collector which is located in an upper surface of the bottom Si-containing layer. The sub-collector is in contact with a bottom surface of the buried insulating layer.
    Type: Application
    Filed: March 23, 2004
    Publication date: November 11, 2004
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: John Joseph Ellis-Monaghan, Alvin Jose Joseph, Qizhi Liu, Kirk David Peterson
  • Publication number: 20030197215
    Abstract: A multilayer semiconductor device and method of making a dual stacked metal-insulator-metal (MIM) capacitor of a multilayer semiconductor device, which includes a bottom metal layer including a capacitor plate and a wiring level, an intermediate metal layer forming at least a capacitor plate, and a top metal layer including a capacitor plate and a wiring level, a via that electrically contacts the intermediate metal layer, and at least two electrically connected vias that contact the bottom metal layer and the top metal layer. A dielectric etchstop layer may be formed above the dual stacked MIM capacitor.
    Type: Application
    Filed: February 5, 2003
    Publication date: October 23, 2003
    Applicant: International Business Machines Corporation
    Inventors: Douglas Duane Coolbaugh, Alvin Jose Joseph, John Chester Malinowski, Vidhya Ramachandran